WO2007019023A2 - Fin-type field effect transistor - Google Patents

Fin-type field effect transistor Download PDF

Info

Publication number
WO2007019023A2
WO2007019023A2 PCT/US2006/028465 US2006028465W WO2007019023A2 WO 2007019023 A2 WO2007019023 A2 WO 2007019023A2 US 2006028465 W US2006028465 W US 2006028465W WO 2007019023 A2 WO2007019023 A2 WO 2007019023A2
Authority
WO
WIPO (PCT)
Prior art keywords
gate conductor
fin
source
drain region
source region
Prior art date
Application number
PCT/US2006/028465
Other languages
French (fr)
Other versions
WO2007019023A3 (en
Inventor
Edward J. Nowak
Original Assignee
International Business Machines Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corporation filed Critical International Business Machines Corporation
Priority to JP2008525007A priority Critical patent/JP5220604B2/en
Priority to AT06788172T priority patent/ATE544182T1/en
Priority to EP06788172A priority patent/EP1920467B1/en
Priority to CN2006800285758A priority patent/CN101443912B/en
Publication of WO2007019023A2 publication Critical patent/WO2007019023A2/en
Publication of WO2007019023A3 publication Critical patent/WO2007019023A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66787Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
    • H01L29/66795Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/66818Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET the channel being thinned after patterning, e.g. sacrificial oxidation on fin
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/7856Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with an non-uniform gate, e.g. varying doping structure, shape or composition on different sides of the fin, or different gate insulator thickness or composition on opposing fin sides

Definitions

  • the invention generally relates to fin-type field effect transistors (FinFET), and more particularly, to an improved FinFET structure in which resistance is increased between the gate and either the drain region or both the source and the drain regions in order to lower Miller effect capacitance between the gate and the drain region and to ballast the FinFET, respectively.
  • FinFET fin-type field effect transistors
  • a fin-type field effect transistor is a type of transistor that has a fin, containing a channel region and source and drain regions.
  • a double- gated FinFET is a FinFET with first and second gate conductors on either sidewall of the fin. The gate conductors cover the channel region of the fin, whereas the source and drain regions of the fin extend beyond the coverage of the gate conductors. FinFETs are discussed at length in U.S. patent 6,41 3,802 to Hu et al. (hereinafter "Hu"), which is incorporated herein by reference.
  • the width of a fin can be expanded as the fin exits the gate in order to lower series resistance and, specifically, to lower resistance between the source and the gate which can cause a feedback that can significantly lower device drive for digital circuits.
  • widening the fin between the gate and the drain region not only decreases the resistance between the gate and the drain, it also increases capacitance. While drain resistance has little effect on the device drive for digital circuits, capacitance between the gate and drain can often have up to three times the effect on circuit delay of capacitance between gate and source due to the Miller effect.
  • a FinFET can enter a mode known as snap-back in which thermal run-away in the hottest region of a transistor channel can destroy the FET.
  • thermal run-away in the hottest region of a transistor channel can destroy the FET.
  • thermal run-away can occur, which results in that fin conducting all additional current and ultimately resulting in the destruction of the FinFET.
  • the present invention addresses these issues by providing improved FinFET structures and the associated methods of making these structures in which fin resistance is increased between the gate and either the drain region alone or between the gate and both the source and the drain regions in order to lower Miller effect capacitance between the gate and the drain region and to ballast the FinFET, respectively.
  • the present invention provides embodiments of an improved FinFET structure and the associated methods of making the embodiments of the structure.
  • FinFET drive current is optimized by configuring the FinFET asymmetrically to decrease fin resistance between the gate and the source region and to decrease capacitance between the gate and the drain region.
  • device destruction at high voltages is prevented by ballasting the FinFET. Specifically, resistance is increased in the fin between the gate and both the source region and the drain region so that the FinFET is operable at a predetermined maximum voltage. When multiple ballasted FinFETs of the invention are formed in a series, this ballasting prevents a premature runaway in one fin, causing destruction of the FinFET.
  • one embodiment of the FinFET structure of the invention comprises parallel semiconductor planes on a substrate that form a source region and a drain region.
  • Another semiconductor plane i.e., fin
  • a gate is positioned on the fin between the source and drain regions.
  • a gate dielectric layer is formed on the opposing sidewalls of the fin between the source and drain regions.
  • a gate conductor is form on the gate dielectric layer.
  • the FinFET structure is asymmetrically configured such that a first resistance of the semiconductor fin between the source region and the gate conductor is less than a second resistance of the semiconductor fin between the gate conductor and the drain region and such that a first capacitance between the source region and the gate conductor is greater than a second capacitance between the gate conductor and the drain region.
  • the gate conductor may be positioned on the fin closer to the source region than the drain region. Positioning the gate conductor closer to the source region ensures that the first resistance between the gate conductor and the source region is less than the second resistance between the gate conductor and the drain region. Positioning the gate conductor farther away from the drain region decreases the capacitance between the gate and the drain region.
  • the gate can be positioned equidistance from the source and drain regions and asymmetry can be achieved through the dimensions of the fin on either side of the gate conductor.
  • the fin can be configured with a first portion between the gate conductor and the source region and a second portion between the gate conductor and the drain region. Both the first portion and second portion can comprise inner sections adjacent to the gate conductor and outer section.
  • the inner sections can be narrower than the outer sections (i.e., the inner sections can have a first width that is less than the second width of the outer sections).
  • Decreased capacitance between the gate and the drain region as well as decreased resistance of the fin between the gate and the source region are provided if the inner section of the second portion of the fin between the gate and the drain region is longer than the inner section of the first portion of the fin between the gate and the source region.
  • optimal resistance and capacitance can be achieved if the inner section of the first portion has a first length that is approximately equal to the first width (i.e., width of the inner sections) and if the inner section of the second portion has a second length that is greater than approximately three times the first width.
  • Another embodiment of the FinFET structure of the invention also comprises parallel semiconductor planes on a substrate that form a source and drain regions.
  • Another semiconductor plane i.e., fin
  • a gate is positioned on the fin equidistance between the source and drain regions.
  • a gate dielectric layer is formed on the opposing sidewalls of the fin between the source and drain regions.
  • a gate conductor is formed on the gate dielectric layer.
  • a length of the semiconductor fin between the gate conductor and the source/drain regions is greater than approximately three to five times a width of the semiconductor fin, enough resistance can be provided within the semiconductor fin so that said transistor is operable at a predetermined maximum voltage. Additional resistance for ballasting can be provided if the semiconductor fin is configured with a lesser concentration of source/drain dopants (e.g., n-type dopants or p-type dopants) than in the source/drain regions and without a suicide layer on the top surface of the fin.
  • the semiconductor fin can comprise a first portion between the source region and the gate conductor and second portion between the gate conductor and the drain region.
  • Both the first and second portions comprise inner sections having the same width (i.e., first width) and the same length (i.e., first length), adjacent the gate conductor.
  • the first and second portions can also each comprise outer sections between the inner sections and the source/drain regions. Ballasting can be achieved if the length of the inner sections (i.e., the first length) is greater than approximately three to five times the same width of the inner sections (i.e., first width). Specifically, the length of the inner sections provides resistance within the fin so that the transistor is operable at a predetermined maximum voltage.
  • Additional resistance for ballasting can be provided if the inner sections have a lesser concentration of source/drain dopants (e.g., n-type dopants or p-type dopants) than the source/ and drain regions and if they are devoid of a suicide layer adjacent their corresponding top surfaces.
  • source/drain dopants e.g., n-type dopants or p-type dopants
  • An embodiment of a method of manufacturing a fin-type field effect transistor, and particularly, an asymmetric FinFET comprises forming the source region, the drain region and the semiconductor fin that extends from the source region to the drain region.
  • the source and drain regions are formed as parallel semiconductor planes on a substrate. Another semiconductor plane extending between the source region and the drain region is used to form the fin.
  • a gate is formed adjacent to the semiconductor fin between the source region and the drain region, e.g., by forming a gate dielectric layer on the opposing sidewalls of the fin and forming a gate conductor on the gate dielectric layer.
  • the transistor, and particularly, the semiconductor fin and the gate conductor are formed asymmetrically such that a first resistance of the semiconductor fin between the source region and the gate conductor is less than a second resistance of the semiconductor fin between the gate conductor and the drain region and such that a first capacitance between the source region and the gate conductor is greater than a second capacitance between the gate conductor and the drain region.
  • the gate conductor can be formed adjacent to the semiconductor fin such that the gate conductor is closer to the source region than the drain region, thereby, decreasing the resistance in the fin between the source region and the gate conductor and decreasing the capacitance between the gate conductor and the drain region.
  • the gate conductor can be formed adjacent the semiconductor fin equidistance between the source region and the drain region.
  • the dimensions of a first portion of the fin between the gate conductor and the source region and the dimensions of a second portion of the fin between the gate conductor and drain region are adjusted to vary the first and second resistances, respectively.
  • the first and second portions are each formed with an inner section adjacent the gate conductor and a wider outer section between the gate conductor and source or drain regions, respectively.
  • the inner sections each have the same width (i.e., first width) and the outer sections each have the same width (i.e., second width). Asymmetry can be achieved if the inner section of the second portion between the gate conductor and the drain region is longer than the inner section of the first portion.
  • the resistance in the fin between the source region and the gate conductor is decreased and the capacitance between the gate conductor and the drain region is also decreased.
  • Optimal asymmetry can be achieved if the inner section of the first portion is formed with a length (i.e., first length) that is approximately equal to the width of the inner sections and the inner section of the second portion is formed with a length (i.e., second length) that is greater than approximately three to five times the first width.
  • a first spacer is formed over the first portion of the fin (e.g., on the top surface and opposing sidewalls of the fin) immediately adjacent to the gate conductor and a second spacer is similarly formed on the second portion side of the gate conductor.
  • the first and second spacers can initially be formed with a same thickness. This thickness can be greater than approximately three to five times the first width (i.e., the width of the narrow sections of the fin) and should be such that a first exposed section of the first portion of the fin remains between the first spacer and the source region and a second exposed section of the second portion of the fin remains between the second spacer and the drain region.
  • the size (i.e., thickness) of the first spacer is reduced.
  • One technique for reducing the thickness of the first spacer comprises masking the second spacer and then isotropically etching the first spacer. The etching process etches back not only the top surface of the first spacer but also the exposed sidewall of the first spacer, thus, reducing the spacer thickness.
  • Another technique for reducing the thickness of the first spacer comprises implanting an inert species (e.g., silicon, argon, xenon, etc) from a less than 90 degree angle towards the first spacer such that the second spacer is blocked by the gate conductor and the first spacer, thereby, receives a greater concentration of the inert material to enhance the etch rate of the first spacer. Then, an etching process is performed such that first spacer with the greater concentration of the inert species is etched at a faster rate than the second spacer. Again, the etching process etches back not only the top surface of the spacer but also the exposed sidewall of the first spacer, thus, reducing the spacer thickness.
  • an inert species e.g., silicon, argon, xenon, etc
  • the first spacer is reduced (e.g., such that it is equal to approximately the width of the fin (i.e., first width))
  • additional semiconductor material is formed on the first and second exposed sections to form the first and second outer sections, respectively.
  • the inner sections are those sections of the fin that remain under the first and second spacers, respectively.
  • An embodiment of the method of manufacturing a fin- type field effect transistor, and particularly, a ballasted FinFET comprises forming the source region, the drain region and the semiconductor fin that extends from the source region to the drain region.
  • the source and drain regions are formed as parallel semiconductor planes on a substrate. Another semiconductor plane extending between the source region and the drain region is used to form the fin.
  • a gate is formed adjacent to the semiconductor fin equidistance between the source region and the drain region, e.g., by forming a gate dielectric layer on the opposing sidewalls of the fin and forming a gate conductor on the gate dielectric layer.
  • Ballasting can be achieved by forming the gate such that the length of the fin between either the gate conductor and the source region or the gate conductor and the drain region is greater than approximately three times a width of the semiconductor fin. This length provides added resistance within the semiconductor fin so that the transistor is operable at a predetermined maximum voltage.
  • Additional resistance for ballasting can be provided by forming the semiconductor fin with a lower concentration of source/drain dopants than in the source/drain regons (e.g., by blocking implantation of an N+region or P+region into the fin) and by forming the fin without a suicide layer on the top surface (e.g., by blocking suicide formation on the top surface of the fin).
  • ballasting can be achieved by forming the gate conductor equidistance between the source/drain regions and by adjusting dimensions of the fin on either side of the gate conductor to optimize resistance so that the transistor is operable at a predetermined maximum voltage.
  • outer sections of the fin adjacent to the source/drain regions can be formed wider than inner sections adjacent to the gate conductor.
  • the inner sections can be formed such that their length is greater than approximately three times their width.
  • spacers are formed over the fin (e.g., on the top surface and opposing sidewalls of the fin) immediately adjacent to both sides of the gate conductor.
  • the spacers can be formed with a thickness that is greater than approximately three to five times the width of the fin as originally formed (i.e., the width of the inner sections of the fin) and should be such that exposed sections of the fin remain between the spacers and the source/drain regions.
  • additional semiconductor material is formed on the exposed sections of the fin to form the wider outer sections.
  • the narrower inner sections are those sections of the fin that remain under the spacers.
  • Additional resistance for ballasting can be achieved if the inner sections are formed without a silicide layer on their corresponding top surfaces and if the concentration of source/drain dopants (e.g., n-type dopants or p-type dopants) is greater in the source/drain regions than in the inner sections of the fin.
  • source/drain dopants e.g., n-type dopants or p-type dopants
  • Figure 1 is a schematic diagram of the FinFET 100 of the invention.
  • FIG. 2 is a schematic diagram of the FinFET 200 of the invention.
  • Figure 3a is a schematic diagram of the FinFET 300 of the invention.
  • Figure 3b is a side view schematic diagram of the FinFET 300
  • Figure 3c is a schematic diagram of a series of FinFETs 300
  • Figure 4a is a schematic diagram of the FinFET 400 of the invention.
  • Figure 4b is a side view schematic diagram of the FinFET 400
  • Figure 4c is a schematic diagram of a series of FinFETs 400
  • Figure 5 is a schematic flow diagram illustrating a method of manufacturing the FinFET 100
  • Figure 6 is a schematic flow diagram illustrating a method of manufacturing the FinFET 200
  • Figure 7 is schematic diagrams of a partially completed FinFET 200
  • Figure 8 is schematic diagrams of a partially completed FinFET 200
  • Figure 9 is schematic diagrams of a partially completed FinFET 200
  • Figure 10 is schematic diagrams of a partially completed FinFET 200
  • Figure 1 1 is a schematic flow diagram illustrating a method of manufacturing the FinFET 300
  • Figure 1 2 is a schematic flow diagram illustrating a method of manufacturing the FinFET 400.
  • Figure 13 is schematic diagrams of a partially completed FinFET 400.
  • FinFET fin-type field effect transistor
  • FinFET drive current is optimized by configuring the FinFET asymmetrically to decrease fin resistance between the gate and the source region and to decrease capacitance between the gate and the drain region.
  • device destruction at high voltages is prevented by ballasting the FinFET.
  • resistance is optimized in the fin between the gate and both the source and drain regions (e.g., by increasing fin length, by blocking source/drain implant from the fin, and by blocking suicide formation on the top surface of the fin) so that the FinFET is operable at a predetermined maximum voltage.
  • this ballasting can prevent a chain reaction that can cause destruction of all FinFETs in the series.
  • the FinFETs 100, 200 are designed with asymmetry between the source 101 , 201 and drain 102, 202 regions.
  • the gate and particularly, the gate conductor 120, 220 is placed closer to the point where the fin 1 50, 250 merges into a single source strap (see item 101 of Figure 1 ) or increases in width (see item 271 of Figure 2) between the gate conductor and source strap.
  • the gate conductor 120, 220 is place further from the point where the fin increases in width (see item 272 of Figure 2) between the gate conductor and drain strap or from where the fin merges into a single drain strap (see item 102 of Figure 1).
  • one embodiment of the FinFET structure (100, 200) of the invention comprises parallel semiconductor planes on a substrate that form a source region 101 , 201 and a drain region 102, 202.
  • Another semiconductor plane i.e., a 3-40nm wide fin 1 50, 250
  • a gate is positioned on the fin 1 50, 250 between the source 101 , 201 and drain regions 102, 202.
  • a gate dielectric layer is . formed on the opposing sidewalls of the fin between the source and drain regions.
  • a gate conductor 120, 220 is form on the gate dielectric layer.
  • the FinFET structure 100, 200 is asymmetrically configured such that a first resistance of the semiconductor fin 1 50, 250 between the source region 101 , 201 and the gate conductor 1 20, 220 is less than a second resistance of the semiconductor fin 1 50, 250 between the gate conductor 1 20, 220 and the drain region 102, 202 and such that a first capacitance between the source region 101 , 201 and the gate conductor 120, 220 is greater than a second capacitance between the gate conductor 120, 220 and the drain region 102, 202.
  • the gate conductor 1 20 may be positioned on the fin 1 50 closer to the source region 101 than 28465
  • Positioning the gate conductor closer to the source region ensures that the first resistance between the gate conductor and the source region is less than the second resistance between the gate conductor and the drain region. Positioning the gate conductor farther away from the drain region decreases the capacitance between the gate and the drain region.
  • the gate conductor can be positioned equidistance 283, 286 from the source 201 and drain 202 regions.
  • the fin 250 can be configured with a first portion 251 between the gate conductor 220 and the source region 201 and a second portion 252 between the gate conductor 220 and the drain region 202.
  • Both the first portion 251 and second portion 252 can comprise inner sections 261 , 262, respectively, adjacent the gate conductor 220 and outer sections 271 , 272 adjacent the inner sections 261 , 262 (i.e., between the inner section 261 and the source region 201 and between the inner section 262 and the drain region 202).
  • the inner sections 261 , 262 can have the same width (e.g., an approximately 3-40nm first width 287).
  • the outer sections 271 , 272 can also have the same width (e.g., an approximately 9-200nm second width 288) that is wider than the first width 287 of the inner sections 261 , 262.
  • Decreased capacitance between the gate conductor 220 and the drain region 202 as well as decreased resistance between the gate conductor 220 and the source region 201 are provided if the inner section 262 of the second portion 252 is longer than the inner section 261 of the first portion 251. Resistance is decreased between the gate conductor 220 and the source region 201 the closer the first wide section 271 is to the gate conductor 220.
  • optimal resistance and capacitance can be achieved if the inner section 261 has a first length 284 that is approximately equal to the first width 287 and if the inner section 262 has a second length 282 that is greater than approximately three times the first width 287.
  • another embodiment of the FinFET structure 300, 400 of the invention comprises parallel semiconductor planes on a substrate that form a source region 301 , 401 and a drain region 302, 402.
  • Another semiconductor plane i.e., a 3-40nm wide fin 350, 450
  • a gate e.g., comprising a gate dielectric layer and gate conductor 320, 420
  • the structures 300, 400 can also comprise spacers 31 1 -312, 41 1 -412 formed over the fin 350, 450 on the opposing sidewalls of the gate conductor 320, 420.
  • the FinFET structure 300, 400 of this embodiment is ballasted to prevent destruction at high voltages. As discussed above, at very high voltages FinFETs can enter a mode known as snap-back in which destruction of the FET can result due to current run-away in the hottest region of a transistor channel. This can occur with parallel sets of FinFET having a plurality of fins in which the hottest fin enters thermal run-away, conducting all additional current and ultimately causing the destruction of the
  • the structures 300, 400 of the invention provide a ballasted 65
  • equal lengths 383 of the semiconductor fin 350 between the gate conductor 320 and the source region 301 and the gate conductor 320 and the drain region 302, respectively, are greater than approximately three to five times a width 388 (e.g., 9-200nm) of the semiconductor fin 350.
  • This length 383 can provide enough resistance within the semiconductor fin 350 so that the transistor 300 is operable at a predetermined maximum voltage. Additional resistance for ballasting can be provided if the semiconductor fin 350 is configured with a lesser concentration of dopants in the semiconductor fin than in the source/drain regions 301 , 302. Additional resistance can also be provided if the top surface 395 of the semiconductor fin is devoid of a suicide layer 391.
  • the source/drain regions 301 , 302 can be implanted with an N+region 392 and topped with a silicide 391 ; however, during the manufacturing process silicide 391 and N+region 392 formation in the fin 350 can be blocked.
  • the ballasting of the individual FETs (300a-c) prevents the fin with lowest breakdown voltage from entering thermal run-away and conducting all of the excess current, and ultimately causing the destruction of all FinFETs 300a-c in the parallel set 390.
  • the semiconductor fin 450 can comprise a first portion 451 between the source region 401 and the gate conductor 420 and second portion 452 between the gate conductor 420 and the drain region 402.
  • Both the first 451 and second 452 portions comprise inner sections 461 , 462, having the same width, e.g., 3-40nm (i.e., first width 487), and the same length, e.g., 9-200nm (i.e., first length 482).
  • the inner sections 461 , 462 are positioned immediately adjacent the gate conductor 420.
  • the first 451 and second 452 portions can also each comprise outer sections 471 , 472 wide sections between the inner sections 461 , 462 and the source/drain regions 401 , 402. Ballasting can be achieved if the length of the inner sections (i.e., the first length 482) is greater than approximately three to five times their width (i.e., first width 487). Specifically, the length 482 of the inner sections 461 , 462 narrow provides resistance within the fin 450 so that the transistor 400 is operable at a predetermined maximum voltage.
  • Additional resistance for ballasting can be provided if the inner sections 461 , 462 are configured a lesser concentration of source/drain dopants (i.e., p-type or n-type dopants) than the source/drain regions 401 , 402 and if the top surfaces 495 of the inner sections 461 , 462 are devoid of an adjacent silicide layer.
  • the source/drain regions 401 , 402 as well as the outer sections 471 , 472 can be implanted with an N+region 492 and topped with a silicide 491 ; however, during the manufacturing process silicide 491 and
  • N+region 492 formation in the inner sections 461 , 462 is blocked by spacers 41 1 , 412.
  • the ballasting of the individual FETs (400a-c) prevents the fin with lowest breakdown voltage from entering thermal run-away and conducting all of the excess current, and ultimately causing the destruction of all FinFETs 400a-c in the parallel set 490.
  • an embodiment of the method of manufacturing a fin-type field effect transistor, and particularly, an asymmetric FinFET 100 incorporates conventional silicon-on-insulator (SOI) FinFET processing techniques.
  • the method comprises forming the source/drain regions 101 , 102 (500) and forming the approximately 3-40nm semiconductor fin 1 50 that extends from the source region 101 to the drain region 102 (502).
  • the source/drain regions and the fin can be lithographically patterned and etched into a silicon layer of an SOI wafer such that the source/drain regions are formed as parallel planes and the fin(s) extend between the source region and the drain region.
  • a hard mask may be deposited above the silicon layer.
  • Asymmetry is provided by forming a gate (e.g., gate dielectric layer and gate conductor 120) adjacent to the semiconductor fin 1 50 such that the gate conductor 120 is closer to the source region 101 than the drain region 102 (504).
  • a gate e.g., gate dielectric layer and gate conductor 120
  • a sacrificial oxide can be grown on the fin and, particularly, on the exposed silicon surfaces of the fin and the source/drain regions and then stripped to remove any irregularities.
  • a gate dielectric layer can be grown or deposited on the sidewalls and top surface of the fin.
  • a conductive material such as a polysilicon, can be deposited over the fin, lithographically patterned and etched. In this embodiment, the gate conductor that is formed is positioned closer to the source region.
  • the asymmetry in the placement of gate conductor 120 between the source and drain regions results a first resistance of the semiconductor fin 1 50 between the source region 101 and the gate conductor 1 20 that is less than a second resistance of the semiconductor fin 1 50 between the gate conductor 120 and the drain region 102. This asymmetry also results in a first capacitance between the source region 101 and the gate conductor 1 20 that is greater than a second capacitance between the gate conductor 120 and the drain region 102.
  • forming the gate conductor 1 20 adjacent to the semiconductor fin 1 50 such that the gate conductor 1 20 is closer to the source region 101 than the drain region 102 decreases the resistance in the finl 50 between the source region 101 and the gate conductor 1 20 and decreases the capacitance between the gate conductor 120 and the drain region 102. Additional processing can performed to complete the FinFET 100 (506).
  • This additional processing may include, but is not limited to: stripping the optional hard mask by a directional reactive ion etching process; implanting source/drain extensions (i.e., implanting sections of fin between gate conductor and the source/drain regions); forming halos; forming fin spacers; forming spacers on gate sidewalls; implanting N+ into the source/drain regions; forming a silicide layer (e.g., Co, Ni, Etc.) on the top surface of the fin, on the top surface of the source/drain regions, and/or on the top surface of the gate conductor if the gate conductor is formed with a polysilicon material and without a cap; depositing and planarizing an additional dielectric layer, forming gate contacts, forming source/drain contacts, etc. It should be noted that the same processing steps can be used to simultaneously form multiple transistors 100 in which multiple semiconductor fins share the same source/drain straps.
  • source/drain extensions i.e., implanting sections of fin between gate
  • an alternative embodiment of the method of manufacturing an asymmetric FinFET 200 also incorporates conventional silicon-on- insulator (SOI) FinFET processing techniques.
  • the method comprises forming the source/drain regions 201 , 202 (600) and forming a narrow semiconductor fin 250 that extends from the source region
  • the gate (including the gate conductor 220) can be formed adjacent the semiconductor fin 250 equidistance 283 between the source region 201 and the drain region
  • the dimensions of the fin on either side of the gate conductor are adjusted to vary the first resistance within a first portion of the fin between the gate conductor and the source region and a second resistance of a second portion of the fin between the gate conductor and the drain region (605).
  • the dimensions of the first portion 251 can be adjusted so that a first inner section 261 , having a first width 287 (e.g., 3-40nm), is positioned adjacent to the gate conductor 220 and a first outer section 271 , having a second width 288 that is greater than the first width 287, is positioned between the first inner section 261 and the source region 201 .
  • the dimensions of the second portion 252 can be adjusted to form a second inner section 262 and a second outer section 272.
  • the inner sections can each have the same width 287 and the outer sections can have the same width 288. Asymmetry can be achieved if the second inner section 262 is longer than the first inner section 262, thereby, decreasing the resistance in the fin 250 .
  • first inner section 261 is formed with a first length 284 that is approximately equal to the first width 287 (e.g., 3-40nm) and the second inner section 262 is formed with a second length 282 that is greater than approximately three to five times the first width 287(e.g., 9-200nm).
  • first 21 1 and second 21 2 spacers are simultaneously formed immediately on the sides 221 , 222 of the gate conductor 220 over the first portion 251 and second portion 252, respectively, of the fin 250 (606, see Figure 7)).
  • the spacers 21 1 , 212 may be formed by growing or depositing an approximately 9-200nm thick silicon dioxide layer on the sides 221 , 222 of the gate conductor 220.
  • the spacers 21 1 , 21 2 can initially be formed to have the same thickness 282.
  • This thickness 282 should be greater than approximately three to five times the width 287 (i.e., first width) of the fin as originally formed (e.g., 3-40nm).
  • the spacers 21 1 , 212 may each be approximately 9-200nm thick. Additionally, the spacers 21 1 , 212 should be formed such that a first exposed section 276 of the first portion 251 of the fin 250 remains between the first spacer 21 1 and the source region 201 and a second exposed section 275 of the second portion 252 of the fin 250 remains between the second spacer 21 2 and the drain region 202.
  • the size (i.e., thickness 282) of the first spacer 21 1 is reduced such that the spacer 21 1 has another thickness 284 that is approximately equal to the first width 287 (608, see Figure 2).
  • One technique for reducing the thickness of the first spacer comprises masking 277 the second spacer 212 (610, see Figure 8) and then isotropically etching the first spacer (61 2, see Figure 8). The etching process etches back not only the top surface 21 3 of the first spacer 21 1 but also the exposed sidewall 21 5 of the first spacer 21 1 , thus, reducing the spacer thickness. Once the first spacer 21 1 thickness is reduced, the mask 277 is removed (614).
  • Another technique for reducing the thickness of the first spacer comprises implanting an inert species 21 7 (e.g., silicon, argon, xenon, etc) into the silicon dioxide spacers 21 1 , 212 from an angle 21 6 ( ⁇ 90 degrees) towards the first spacer 21 1 such that implantation of the second spacer 21 2 is shadowed (i.e., partially blocked) by the gate conductor 220.
  • an inert species 21 7 e.g., silicon, argon, xenon, etc
  • the first spacer 21 1 receives a greater concentration of the inert material 21 7 which enhances the etch rate of the first spacer 21 1 (616, see Figure 9).
  • first spacer 21 1 with the greater concentration of the inert species 21 7 is etched at a faster rate than the second spacer 212 (61 8, see Figure 10).
  • the etching process (61 8) etches back not only the top surface 21 3 of the first spacer 21 1 but also the exposed sidewall 21 5 of the first spacer 21 1 , thus, reducing the spacer thickness.
  • additional semiconductor material e.g., silicon, silicon germanium, silicon germanium carbide, etc.
  • the process (620) of forming the additional semiconductor material can be accomplished by selectively growing silicon, silicon germanium, or silicon germanium carbide, on the exposed sections 275, 276 of the fin 250 as well as on the silicon source/drain regions.
  • This process (620) forms the first and second outer sections 271 , 272 (see Figure 2).
  • the first and second inner sections 261 , 262 are those sections of the fin 250 that remain under the first 21 1 and second 212 spacers, respectively.
  • Additional processing may be performed to complete the FinFET 200 (622 of Figure 6), as described in detail above. It should be noted that the same processing steps can be used to simultaneously form multiple transistors 200 in which multiple semiconductor fins share the same source/drain straps.
  • an embodiment of the method of manufacturing a fin-type field effect transistor, and particularly, a ballasted FinFET 300 comprises forming the source/drain regions 301 , 302 as well as forming the semiconductor fin 350 using conventional FinFET processing technology (1 100-1 102), as described in detail above.
  • a gate including a gate dielectric layer and a gate conductor 320, is formed adjacent to the semiconductor fin such that the gate conductor 320 is equidistance 383 between the source region 301 and the drain region 302 (1 104, see detail description of gate formation process above).
  • Ballasting can be achieved by forming the gate such that the length 383 of the fin 350 between either the gate conductor 320 and the source region 301 or the gate conductor 320 and the drain region 302 is greater than approximately three times a width 388 of the semiconductor fin 350.
  • This length 383 provides added resistance within the semiconductor fin 350 so that the transistor 300 is operable at a predetermined maximum voltage.
  • Additional resistance for ballasting can be provided by forming the semiconductor fin 350 with a lesser concentration of source/drain dopants than the source/drain regions (1 108) (e.g., by blocking implantation of an N+region 392 into the fin 350 at process 1 1 06, see Figure 3b) and without a suicide layer on the top surface 395 of the fin 350 (1 1 10) (e.g., by blocking formation of the silicide layer 391 on the top surface 395 of the fin 350 at process 1 106, see Figure 3b). It should be noted that the same processing steps can be used to simultaneously form multiple transistors 300 in which multiple semiconductor fins share the same source/drain straps (see Figure 3c).
  • an embodiment of the method of manufacturing the ballasted FinFET 400 comprises forming the source/drain regions 401 , 402 as well as forming a narrow semiconductor fin 450 using conventional FinFET processing technology (1 200-1 202, see detailed description above).
  • a gate including a gate dielectric layer and a gate conductor 420, is formed adjacent to the semiconductor fin 450 such that the gate conductor 420 is equidistance 483 between the source region 401 and the drain region 402 (1204, see detailed description above).
  • the dimensions of the fin can be adjusted to optimize resistance so that the transistor is operable at a predetermined maximum voltage (1 205).
  • the dimensions of the fins may be adjusted by forming outer sections of the fin adjacent to the source/drain that are wider than inner sections of the fin adjacent to the gate conductor. Specifically, the dimensions of both a first portion 451 of the fin 450 not covered by the gate conductor 420 that extends between the source region
  • the dimensions can be adjusted so that inner sections 461 , 462 that have the same width 487 (i.e., a first width 487) and the same length (i.e., first length 482) are positioned adjacent the gate conductor. Additionally, the dimensions can be adjusted so that outer sections 471 , 472 have the same width 488 (i.e., second width) and the same length 481 (i.e., second length) and are positioned adjacent the source/drain regions. The outer sections 471 , 472 are formed such that their width 488 is greater than the width 487 of the inner sections 461 , 462.
  • Ballasting is achieved by forming the inner and outer sections so that the length 482 of the inner sections 461 , 462 is greater than approximately three times the original width of the fin (i.e., first width 487), thereby, providing enough resistance within the first and second inner sections 461 , 462 so that the transistor 400 is operable at a predetermined maximum voltage.
  • spacers 41 1 , 41 2 are formed over the first and second portions 451 , 452 of the fin 450 (e.g., on the top surface and opposing sidewalls of the fin 450) immediately adjacent the sides 421 , 422 of the gate conductor 420 (1 206, see Figure 1 3).
  • the spacers 41 1 , 41 2 can be formed (e.g., by growing or depositing a silicon dioxide) with a thickness 482 that is greater than approximately three to five times the first width 487 (i.e., the width of the fin (e.g., 3-40nm) as initially formed at process (1202)).
  • the spacers should also be formed such that first and second exposed sections 476, 475 of the fin 450 remain between the spacers 41 1 , 41 2 and the source/drain regions 401 , 402.
  • first and second inner sections 461 , 462 are those sections of the fin 450 that remain under the spacers 41 1 , 412.
  • the length of the inner sections is a function of the thickness of the spacers.
  • Additional resistance for ballasting can be provided by forming the first and second inner sections 461 , 462 of the semiconductor fin 450 with a source/drain dopant concentration that is less than that of the source/drain regions (1 21 2) (e.g., by blocking implantation of an N+region 492 into the fin 450 at process 1210, see Figure 4b) and by forming the inner sections without a silicide layer (1 214) (e.g., by blocking formation of the silicide layer 491 on the top surface 495 of the fin 450 at process 1 210, see Figure 4b). It should be noted that the same processing steps can be used to simultaneously form multiple transistors 400 in which multiple semiconductor fins share the same source/drain straps (see Figure 4c).
  • FinFET fin-type field effect transistor
  • FinFET drive current is optimized by configuring the FinFET asymmetrically to decrease fin resistance between the gate and the source region and to decrease capacitance between the gate and the drain region. Due to this simultaneously low source-gate resistance and low drain-gate capacitance, such asymmetric FinFETS can provide circuits having higher switching speed and reduced power. This also translates into physically smaller circuits, and hence lower cost circuits, since fewer fins can provide equivalent speed.
  • device destruction at high voltages is prevented by ballasting the FinFET.
  • resistance is optimized in the fin between the gate and both the source and drain regions (e.g., by increasing fin length, by blocking source/drain implant from the fin, and by blocking suicide formation on the top surface of the fin) so that the FinFET is operable at a predetermined maximum voltage.
  • Such ballasted FinFETs provide for higher reliability at higher operation voltage, and can avoid special, costly processing steps otherwise required to add special high-voltage transistors to a circuit. While the invention has been described in terms of embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.

Abstract

Disclosed herein are improved fin-type field effect transistor (FinFET) structures (100) and the associated methods of manufacturing the structures. In one embodiment FinFET drive current is optimized by configuring the FinFET (100) asymmetrically to decrease fin resistance between the gate (120) and the source region (101 ) and to decrease capacitance between the gate (120) and the drain region (102). In another embodiment device destruction at high voltages is prevented by ballasting the FinFET (300). Specifically, resistance is optimized in the fin (350) between the gate (320) and both the source (301 ) and drain (302) regions (e.g., by increasing fin length (383), by blocking source/drain implant from the fin (350), and by blocking silicide formation on the top surface (395) of the fin) so that the FinFET (300) is operable at a predetermined maximum voltage.

Description

FIN-TYPE FIELD EFFECT TRANSISTOR
TECHNICAL FIELD
The invention generally relates to fin-type field effect transistors (FinFET), and more particularly, to an improved FinFET structure in which resistance is increased between the gate and either the drain region or both the source and the drain regions in order to lower Miller effect capacitance between the gate and the drain region and to ballast the FinFET, respectively.
BACKGROUND ART
As transistor design is improved and evolves, the number of different types of transistors continues to increase. A fin-type field effect transistor (FinFET) is a type of transistor that has a fin, containing a channel region and source and drain regions. A double- gated FinFET is a FinFET with first and second gate conductors on either sidewall of the fin. The gate conductors cover the channel region of the fin, whereas the source and drain regions of the fin extend beyond the coverage of the gate conductors. FinFETs are discussed at length in U.S. patent 6,41 3,802 to Hu et al. (hereinafter "Hu"), which is incorporated herein by reference. Due to the structure of the FinFET, there is an intrinsic trade-off between series resistance and gate-source/drain capacitance in FinFETs. For example, the width of a fin can be expanded as the fin exits the gate in order to lower series resistance and, specifically, to lower resistance between the source and the gate which can cause a feedback that can significantly lower device drive for digital circuits. However, widening the fin between the gate and the drain region not only decreases the resistance between the gate and the drain, it also increases capacitance. While drain resistance has little effect on the device drive for digital circuits, capacitance between the gate and drain can often have up to three times the effect on circuit delay of capacitance between gate and source due to the Miller effect.
In a related problem, at very high voltages a FinFET can enter a mode known as snap-back in which thermal run-away in the hottest region of a transistor channel can destroy the FET. In a FinFET comprising a plurality of fins, if one fin enters into a breakdown condition, thermal run-away, can occur, which results in that fin conducting all additional current and ultimately resulting in the destruction of the FinFET. The present invention addresses these issues by providing improved FinFET structures and the associated methods of making these structures in which fin resistance is increased between the gate and either the drain region alone or between the gate and both the source and the drain regions in order to lower Miller effect capacitance between the gate and the drain region and to ballast the FinFET, respectively.
DISCLOSURE OF THE INVENTION
The present invention provides embodiments of an improved FinFET structure and the associated methods of making the embodiments of the structure. In one embodiment FinFET drive current is optimized by configuring the FinFET asymmetrically to decrease fin resistance between the gate and the source region and to decrease capacitance between the gate and the drain region. In another embodiment device destruction at high voltages is prevented by ballasting the FinFET. Specifically, resistance is increased in the fin between the gate and both the source region and the drain region so that the FinFET is operable at a predetermined maximum voltage. When multiple ballasted FinFETs of the invention are formed in a series, this ballasting prevents a premature runaway in one fin, causing destruction of the FinFET.
More particularly, one embodiment of the FinFET structure of the invention comprises parallel semiconductor planes on a substrate that form a source region and a drain region. Another semiconductor plane (i.e., fin) extends from the source region to the drain region. A gate is positioned on the fin between the source and drain regions. Specifically, a gate dielectric layer is formed on the opposing sidewalls of the fin between the source and drain regions. A gate conductor is form on the gate dielectric layer. The FinFET structure is asymmetrically configured such that a first resistance of the semiconductor fin between the source region and the gate conductor is less than a second resistance of the semiconductor fin between the gate conductor and the drain region and such that a first capacitance between the source region and the gate conductor is greater than a second capacitance between the gate conductor and the drain region. For example, the gate conductor may be positioned on the fin closer to the source region than the drain region. Positioning the gate conductor closer to the source region ensures that the first resistance between the gate conductor and the source region is less than the second resistance between the gate conductor and the drain region. Positioning the gate conductor farther away from the drain region decreases the capacitance between the gate and the drain region. Alternatively, the gate can be positioned equidistance from the source and drain regions and asymmetry can be achieved through the dimensions of the fin on either side of the gate conductor. For example, the fin can be configured with a first portion between the gate conductor and the source region and a second portion between the gate conductor and the drain region. Both the first portion and second portion can comprise inner sections adjacent to the gate conductor and outer section. The inner sections can be narrower than the outer sections (i.e., the inner sections can have a first width that is less than the second width of the outer sections). Decreased capacitance between the gate and the drain region as well as decreased resistance of the fin between the gate and the source region are provided if the inner section of the second portion of the fin between the gate and the drain region is longer than the inner section of the first portion of the fin between the gate and the source region. Specifically, optimal resistance and capacitance can be achieved if the inner section of the first portion has a first length that is approximately equal to the first width (i.e., width of the inner sections) and if the inner section of the second portion has a second length that is greater than approximately three times the first width.
Another embodiment of the FinFET structure of the invention also comprises parallel semiconductor planes on a substrate that form a source and drain regions. Another semiconductor plane (i.e., fin) extends from the source region to the drain region. A gate is positioned on the fin equidistance between the source and drain regions. Specifically, a gate dielectric layer is formed on the opposing sidewalls of the fin between the source and drain regions. A gate conductor is formed on the gate dielectric layer. The FinFET structure of this embodiment is ballasted to prevent destruction at high voltages. For example, if a length of the semiconductor fin between the gate conductor and the source/drain regions is greater than approximately three to five times a width of the semiconductor fin, enough resistance can be provided within the semiconductor fin so that said transistor is operable at a predetermined maximum voltage. Additional resistance for ballasting can be provided if the semiconductor fin is configured with a lesser concentration of source/drain dopants (e.g., n-type dopants or p-type dopants) than in the source/drain regions and without a suicide layer on the top surface of the fin. Alternatively, the semiconductor fin can comprise a first portion between the source region and the gate conductor and second portion between the gate conductor and the drain region. Both the first and second portions comprise inner sections having the same width (i.e., first width) and the same length (i.e., first length), adjacent the gate conductor. The first and second portions can also each comprise outer sections between the inner sections and the source/drain regions. Ballasting can be achieved if the length of the inner sections (i.e., the first length) is greater than approximately three to five times the same width of the inner sections (i.e., first width). Specifically, the length of the inner sections provides resistance within the fin so that the transistor is operable at a predetermined maximum voltage. Additional resistance for ballasting can be provided if the inner sections have a lesser concentration of source/drain dopants (e.g., n-type dopants or p-type dopants) than the source/ and drain regions and if they are devoid of a suicide layer adjacent their corresponding top surfaces.
An embodiment of a method of manufacturing a fin-type field effect transistor, and particularly, an asymmetric FinFET, comprises forming the source region, the drain region and the semiconductor fin that extends from the source region to the drain region. The source and drain regions are formed as parallel semiconductor planes on a substrate. Another semiconductor plane extending between the source region and the drain region is used to form the fin. Then, a gate is formed adjacent to the semiconductor fin between the source region and the drain region, e.g., by forming a gate dielectric layer on the opposing sidewalls of the fin and forming a gate conductor on the gate dielectric layer. The transistor, and particularly, the semiconductor fin and the gate conductor are formed asymmetrically such that a first resistance of the semiconductor fin between the source region and the gate conductor is less than a second resistance of the semiconductor fin between the gate conductor and the drain region and such that a first capacitance between the source region and the gate conductor is greater than a second capacitance between the gate conductor and the drain region. For example, the gate conductor can be formed adjacent to the semiconductor fin such that the gate conductor is closer to the source region than the drain region, thereby, decreasing the resistance in the fin between the source region and the gate conductor and decreasing the capacitance between the gate conductor and the drain region.
Alternatively, the gate conductor can be formed adjacent the semiconductor fin equidistance between the source region and the drain region. The dimensions of a first portion of the fin between the gate conductor and the source region and the dimensions of a second portion of the fin between the gate conductor and drain region are adjusted to vary the first and second resistances, respectively. The first and second portions are each formed with an inner section adjacent the gate conductor and a wider outer section between the gate conductor and source or drain regions, respectively. The inner sections each have the same width (i.e., first width) and the outer sections each have the same width (i.e., second width). Asymmetry can be achieved if the inner section of the second portion between the gate conductor and the drain region is longer than the inner section of the first portion. Thus, the resistance in the fin between the source region and the gate conductor is decreased and the capacitance between the gate conductor and the drain region is also decreased. Optimal asymmetry can be achieved if the inner section of the first portion is formed with a length (i.e., first length) that is approximately equal to the width of the inner sections and the inner section of the second portion is formed with a length (i.e., second length) that is greater than approximately three to five times the first width. Once the source/drain regions, fin, and gate are formed additional processing steps may be performed to complete FinFET.
In order to adjust the dimensions of the first and second portions of the fin, as described above, after forming the gate conductor, a first spacer is formed over the first portion of the fin (e.g., on the top surface and opposing sidewalls of the fin) immediately adjacent to the gate conductor and a second spacer is similarly formed on the second portion side of the gate conductor. The first and second spacers can initially be formed with a same thickness. This thickness can be greater than approximately three to five times the first width (i.e., the width of the narrow sections of the fin) and should be such that a first exposed section of the first portion of the fin remains between the first spacer and the source region and a second exposed section of the second portion of the fin remains between the second spacer and the drain region. After the spacers are formed, the size (i.e., thickness) of the first spacer is reduced. One technique for reducing the thickness of the first spacer comprises masking the second spacer and then isotropically etching the first spacer. The etching process etches back not only the top surface of the first spacer but also the exposed sidewall of the first spacer, thus, reducing the spacer thickness. Another technique for reducing the thickness of the first spacer comprises implanting an inert species (e.g., silicon, argon, xenon, etc) from a less than 90 degree angle towards the first spacer such that the second spacer is blocked by the gate conductor and the first spacer, thereby, receives a greater concentration of the inert material to enhance the etch rate of the first spacer. Then, an etching process is performed such that first spacer with the greater concentration of the inert species is etched at a faster rate than the second spacer. Again, the etching process etches back not only the top surface of the spacer but also the exposed sidewall of the first spacer, thus, reducing the spacer thickness. Once the thickness of the first spacer is reduced (e.g., such that it is equal to approximately the width of the fin (i.e., first width)), additional semiconductor material is formed on the first and second exposed sections to form the first and second outer sections, respectively. Thus, the inner sections are those sections of the fin that remain under the first and second spacers, respectively.
An embodiment of the method of manufacturing a fin- type field effect transistor, and particularly, a ballasted FinFET, comprises forming the source region, the drain region and the semiconductor fin that extends from the source region to the drain region. The source and drain regions are formed as parallel semiconductor planes on a substrate. Another semiconductor plane extending between the source region and the drain region is used to form the fin. Then, a gate is formed adjacent to the semiconductor fin equidistance between the source region and the drain region, e.g., by forming a gate dielectric layer on the opposing sidewalls of the fin and forming a gate conductor on the gate dielectric layer. Ballasting can be achieved by forming the gate such that the length of the fin between either the gate conductor and the source region or the gate conductor and the drain region is greater than approximately three times a width of the semiconductor fin. This length provides added resistance within the semiconductor fin so that the transistor is operable at a predetermined maximum voltage. Once the source/drain regions, fin, and gate are formed additional processing steps may be performed to complete FinFET. Additional resistance for ballasting can be provided by forming the semiconductor fin with a lower concentration of source/drain dopants than in the source/drain regons (e.g., by blocking implantation of an N+region or P+region into the fin) and by forming the fin without a suicide layer on the top surface (e.g., by blocking suicide formation on the top surface of the fin).
Alternatively, ballasting can be achieved by forming the gate conductor equidistance between the source/drain regions and by adjusting dimensions of the fin on either side of the gate conductor to optimize resistance so that the transistor is operable at a predetermined maximum voltage. For example, outer sections of the fin adjacent to the source/drain regions can be formed wider than inner sections adjacent to the gate conductor. The inner sections can be formed such that their length is greater than approximately three times their width. To form the inner and outer sections spacers are formed over the fin (e.g., on the top surface and opposing sidewalls of the fin) immediately adjacent to both sides of the gate conductor. The spacers can be formed with a thickness that is greater than approximately three to five times the width of the fin as originally formed (i.e., the width of the inner sections of the fin) and should be such that exposed sections of the fin remain between the spacers and the source/drain regions. Once the spacers are formed, additional semiconductor material is formed on the exposed sections of the fin to form the wider outer sections. Thus, the narrower inner sections are those sections of the fin that remain under the spacers. Again, once the source/drain regions, fin, and gate are formed additional processing steps may be performed to complete FinFET. Additional resistance for ballasting can be achieved if the inner sections are formed without a silicide layer on their corresponding top surfaces and if the concentration of source/drain dopants (e.g., n-type dopants or p-type dopants) is greater in the source/drain regions than in the inner sections of the fin.
These, and other, aspects and objects of the present invention will be better appreciated and understood when considered in conjunction with the following description and the accompanying drawings. It should be understood, however, that the following description, while indicating embodiments of the present invention and numerous specific details thereof, is given by way of illustration and not of limitation. Many changes and modifications may be made within the scope of the present invention without departing from the spirit thereof, and the invention includes all such modifications.
BRIEF DESCRIPTION OF THE DRAWINGS
The invention will be better understood from the following detailed description with reference to the drawings, in which:
Figure 1 is a schematic diagram of the FinFET 100 of the invention;
Figure 2 is a schematic diagram of the FinFET 200 of the invention;
Figure 3a is a schematic diagram of the FinFET 300 of the invention;
Figure 3b is a side view schematic diagram of the FinFET 300;
Figure 3c is a schematic diagram of a series of FinFETs 300;
Figure 4a is a schematic diagram of the FinFET 400 of the invention;
Figure 4b is a side view schematic diagram of the FinFET 400;
Figure 4c is a schematic diagram of a series of FinFETs 400;
Figure 5 is a schematic flow diagram illustrating a method of manufacturing the FinFET 100; Figure 6 is a schematic flow diagram illustrating a method of manufacturing the FinFET 200;
Figure 7 is schematic diagrams of a partially completed FinFET 200;
Figure 8 is schematic diagrams of a partially completed FinFET 200;
Figure 9 is schematic diagrams of a partially completed FinFET 200;
Figure 10 is schematic diagrams of a partially completed FinFET 200;
Figure 1 1 is a schematic flow diagram illustrating a method of manufacturing the FinFET 300;
Figure 1 2 is a schematic flow diagram illustrating a method of manufacturing the FinFET 400; and
Figure 13 is schematic diagrams of a partially completed FinFET 400.
BEST MODE FOR CARRYING OUT THE INVENTION
The present invention and the various features and advantageous details thereof are explained more fully with reference to the non-limiting embodiments that are illustrated in the accompanying drawings and detailed in the following description. It should be noted that the features illustrated in the drawings are not necessarily drawn to scale. Descriptions of well-known components and processing techniques are omitted so as to not unnecessarily obscure the present invention. The examples used herein are intended merely to facilitate an understanding of ways in which the invention may be practiced and to further enable those of skill in the art to practice the invention. Accordingly, the examples should not be construed as limiting the scope of the invention.
Disclosed herein are improved fin-type field effect transistor (FinFET) structures and the associated methods of manufacturing the structures. In one embodiment FinFET drive current is optimized by configuring the FinFET asymmetrically to decrease fin resistance between the gate and the source region and to decrease capacitance between the gate and the drain region. In another embodiment device destruction at high voltages is prevented by ballasting the FinFET. Specifically, resistance is optimized in the fin between the gate and both the source and drain regions (e.g., by increasing fin length, by blocking source/drain implant from the fin, and by blocking suicide formation on the top surface of the fin) so that the FinFET is operable at a predetermined maximum voltage. When multiple ballasted FinFETs of the invention are formed in a series, this ballasting can prevent a chain reaction that can cause destruction of all FinFETs in the series.
Referring to Figures 1 and 2, in one embodiment of the structure of the invention, the FinFETs 100, 200 are designed with asymmetry between the source 101 , 201 and drain 102, 202 regions. For example, the gate and particularly, the gate conductor 120, 220 is placed closer to the point where the fin 1 50, 250 merges into a single source strap (see item 101 of Figure 1 ) or increases in width (see item 271 of Figure 2) between the gate conductor and source strap. By contrast the gate conductor 120, 220 is place further from the point where the fin increases in width (see item 272 of Figure 2) between the gate conductor and drain strap or from where the fin merges into a single drain strap (see item 102 of Figure 1). More particularly, referring to Figures 1 and 2, one embodiment of the FinFET structure (100, 200) of the invention comprises parallel semiconductor planes on a substrate that form a source region 101 , 201 and a drain region 102, 202. Another semiconductor plane (i.e., a 3-40nm wide fin 1 50, 250) extends from the source region 101 , 201 to the drain region 102, 202. A gate is positioned on the fin 1 50, 250 between the source 101 , 201 and drain regions 102, 202. Specifically, a gate dielectric layer is . formed on the opposing sidewalls of the fin between the source and drain regions. A gate conductor 120, 220 is form on the gate dielectric layer. The FinFET structure 100, 200 is asymmetrically configured such that a first resistance of the semiconductor fin 1 50, 250 between the source region 101 , 201 and the gate conductor 1 20, 220 is less than a second resistance of the semiconductor fin 1 50, 250 between the gate conductor 1 20, 220 and the drain region 102, 202 and such that a first capacitance between the source region 101 , 201 and the gate conductor 120, 220 is greater than a second capacitance between the gate conductor 120, 220 and the drain region 102, 202. For example, referring to Figure 1 , the gate conductor 1 20 may be positioned on the fin 1 50 closer to the source region 101 than 28465
the drain region 102. Positioning the gate conductor closer to the source region ensures that the first resistance between the gate conductor and the source region is less than the second resistance between the gate conductor and the drain region. Positioning the gate conductor farther away from the drain region decreases the capacitance between the gate and the drain region.
Alternatively, referring to Figure 2, the gate conductor can be positioned equidistance 283, 286 from the source 201 and drain 202 regions. The fin 250 can be configured with a first portion 251 between the gate conductor 220 and the source region 201 and a second portion 252 between the gate conductor 220 and the drain region 202. Both the first portion 251 and second portion 252 can comprise inner sections 261 , 262, respectively, adjacent the gate conductor 220 and outer sections 271 , 272 adjacent the inner sections 261 , 262 (i.e., between the inner section 261 and the source region 201 and between the inner section 262 and the drain region 202). The inner sections 261 , 262 can have the same width (e.g., an approximately 3-40nm first width 287). The outer sections 271 , 272 can also have the same width (e.g., an approximately 9-200nm second width 288) that is wider than the first width 287 of the inner sections 261 , 262. Decreased capacitance between the gate conductor 220 and the drain region 202 as well as decreased resistance between the gate conductor 220 and the source region 201 are provided if the inner section 262 of the second portion 252 is longer than the inner section 261 of the first portion 251. Resistance is decreased between the gate conductor 220 and the source region 201 the closer the first wide section 271 is to the gate conductor 220. Specifically, optimal resistance and capacitance can be achieved if the inner section 261 has a first length 284 that is approximately equal to the first width 287 and if the inner section 262 has a second length 282 that is greater than approximately three times the first width 287.
Referring to Figures 3a-c and 4a-c, another embodiment of the FinFET structure 300, 400 of the invention comprises parallel semiconductor planes on a substrate that form a source region 301 , 401 and a drain region 302, 402. Another semiconductor plane (i.e., a 3-40nm wide fin 350, 450) extends from the source region 301 , 401 to the drain region 302, 402. A gate (e.g., comprising a gate dielectric layer and gate conductor 320, 420) can be positioned on the fin 350, 450 equidistance 383, 483 between the source 301 , 401 and drain 302, 402 regions. The structures 300, 400 can also comprise spacers 31 1 -312, 41 1 -412 formed over the fin 350, 450 on the opposing sidewalls of the gate conductor 320, 420. The FinFET structure 300, 400 of this embodiment is ballasted to prevent destruction at high voltages. As discussed above, at very high voltages FinFETs can enter a mode known as snap-back in which destruction of the FET can result due to current run-away in the hottest region of a transistor channel. This can occur with parallel sets of FinFET having a plurality of fins in which the hottest fin enters thermal run-away, conducting all additional current and ultimately causing the destruction of the
FinFETs. The structures 300, 400 of the invention provide a ballasted 65
FinFET so that a maximum voltage/current that can be applied to a plurality of FinFETs in parallel (see items 390, 490 of Figures 3c and 4c, respectively) can be increased to a predetermined maximum.
For example, referring to Figures 3a-b, equal lengths 383 of the semiconductor fin 350 between the gate conductor 320 and the source region 301 and the gate conductor 320 and the drain region 302, respectively, are greater than approximately three to five times a width 388 (e.g., 9-200nm) of the semiconductor fin 350. This length 383 can provide enough resistance within the semiconductor fin 350 so that the transistor 300 is operable at a predetermined maximum voltage. Additional resistance for ballasting can be provided if the semiconductor fin 350 is configured with a lesser concentration of dopants in the semiconductor fin than in the source/drain regions 301 , 302. Additional resistance can also be provided if the top surface 395 of the semiconductor fin is devoid of a suicide layer 391. For example, as illustrated in Figure 3b, the source/drain regions 301 , 302 can be implanted with an N+region 392 and topped with a silicide 391 ; however, during the manufacturing process silicide 391 and N+region 392 formation in the fin 350 can be blocked. Referring to Figure 3c, if ballasted FinFETs 300a-c are formed in a parallel set 390, the ballasting of the individual FETs (300a-c) prevents the fin with lowest breakdown voltage from entering thermal run-away and conducting all of the excess current, and ultimately causing the destruction of all FinFETs 300a-c in the parallel set 390. Alternatively, referring to Figures 4a-b, the semiconductor fin 450 can comprise a first portion 451 between the source region 401 and the gate conductor 420 and second portion 452 between the gate conductor 420 and the drain region 402. Both the first 451 and second 452 portions comprise inner sections 461 , 462, having the same width, e.g., 3-40nm (i.e., first width 487), and the same length, e.g., 9-200nm (i.e., first length 482). The inner sections 461 , 462 are positioned immediately adjacent the gate conductor 420. The first 451 and second 452 portions can also each comprise outer sections 471 , 472 wide sections between the inner sections 461 , 462 and the source/drain regions 401 , 402. Ballasting can be achieved if the length of the inner sections (i.e., the first length 482) is greater than approximately three to five times their width (i.e., first width 487). Specifically, the length 482 of the inner sections 461 , 462 narrow provides resistance within the fin 450 so that the transistor 400 is operable at a predetermined maximum voltage. Additional resistance for ballasting can be provided if the inner sections 461 , 462 are configured a lesser concentration of source/drain dopants (i.e., p-type or n-type dopants) than the source/drain regions 401 , 402 and if the top surfaces 495 of the inner sections 461 , 462 are devoid of an adjacent silicide layer. For example, as illustrated in Figure 4b, the source/drain regions 401 , 402 as well as the outer sections 471 , 472 can be implanted with an N+region 492 and topped with a silicide 491 ; however, during the manufacturing process silicide 491 and
N+region 492 formation in the inner sections 461 , 462 is blocked by spacers 41 1 , 412. Referring to Figure 4c, if ballasted FinFETs 400a-c are formed in a parallel set 490, the ballasting of the individual FETs (400a-c) prevents the fin with lowest breakdown voltage from entering thermal run-away and conducting all of the excess current, and ultimately causing the destruction of all FinFETs 400a-c in the parallel set 490.
Referring to Figure 5 in combination with Figure 1 , an embodiment of the method of manufacturing a fin-type field effect transistor, and particularly, an asymmetric FinFET 100 incorporates conventional silicon-on-insulator (SOI) FinFET processing techniques. The method comprises forming the source/drain regions 101 , 102 (500) and forming the approximately 3-40nm semiconductor fin 1 50 that extends from the source region 101 to the drain region 102 (502). Specifically, the source/drain regions and the fin can be lithographically patterned and etched into a silicon layer of an SOI wafer such that the source/drain regions are formed as parallel planes and the fin(s) extend between the source region and the drain region. Prior to etching, a hard mask may be deposited above the silicon layer.
Asymmetry is provided by forming a gate (e.g., gate dielectric layer and gate conductor 120) adjacent to the semiconductor fin 1 50 such that the gate conductor 120 is closer to the source region 101 than the drain region 102 (504). To form the gate a sacrificial oxide can be grown on the fin and, particularly, on the exposed silicon surfaces of the fin and the source/drain regions and then stripped to remove any irregularities. Then, a gate dielectric layer can be grown or deposited on the sidewalls and top surface of the fin. After forming the gate dielectric layer, a conductive material, such as a polysilicon, can be deposited over the fin, lithographically patterned and etched. In this embodiment, the gate conductor that is formed is positioned closer to the source region. The asymmetry in the placement of gate conductor 120 between the source and drain regions results a first resistance of the semiconductor fin 1 50 between the source region 101 and the gate conductor 1 20 that is less than a second resistance of the semiconductor fin 1 50 between the gate conductor 120 and the drain region 102. This asymmetry also results in a first capacitance between the source region 101 and the gate conductor 1 20 that is greater than a second capacitance between the gate conductor 120 and the drain region 102. Thus, forming the gate conductor 1 20 adjacent to the semiconductor fin 1 50 such that the gate conductor 1 20 is closer to the source region 101 than the drain region 102 decreases the resistance in the finl 50 between the source region 101 and the gate conductor 1 20 and decreases the capacitance between the gate conductor 120 and the drain region 102. Additional processing can performed to complete the FinFET 100 (506). This additional processing may include, but is not limited to: stripping the optional hard mask by a directional reactive ion etching process; implanting source/drain extensions (i.e., implanting sections of fin between gate conductor and the source/drain regions); forming halos; forming fin spacers; forming spacers on gate sidewalls; implanting N+ into the source/drain regions; forming a silicide layer (e.g., Co, Ni, Etc.) on the top surface of the fin, on the top surface of the source/drain regions, and/or on the top surface of the gate conductor if the gate conductor is formed with a polysilicon material and without a cap; depositing and planarizing an additional dielectric layer, forming gate contacts, forming source/drain contacts, etc. It should be noted that the same processing steps can be used to simultaneously form multiple transistors 100 in which multiple semiconductor fins share the same source/drain straps.
Referring to Figure 6 in combination with Figure 2, an alternative embodiment of the method of manufacturing an asymmetric FinFET 200 also incorporates conventional silicon-on- insulator (SOI) FinFET processing techniques. The method comprises forming the source/drain regions 201 , 202 (600) and forming a narrow semiconductor fin 250 that extends from the source region
201 to the drain region 202 (602), as described in detail above. In this embodiment of the invention, however, the gate (including the gate conductor 220) can be formed adjacent the semiconductor fin 250 equidistance 283 between the source region 201 and the drain region
202 (604). After the gate is formed at process (604), the dimensions of the fin on either side of the gate conductor (e.g., between the gate conductor and the source region and between the gate conductor and the drain region) are adjusted to vary the first resistance within a first portion of the fin between the gate conductor and the source region and a second resistance of a second portion of the fin between the gate conductor and the drain region (605). Specifically, the dimensions of the first portion 251 can be adjusted so that a first inner section 261 , having a first width 287 (e.g., 3-40nm), is positioned adjacent to the gate conductor 220 and a first outer section 271 , having a second width 288 that is greater than the first width 287, is positioned between the first inner section 261 and the source region 201 . Similarly, the dimensions of the second portion 252 can be adjusted to form a second inner section 262 and a second outer section 272. The inner sections can each have the same width 287 and the outer sections can have the same width 288. Asymmetry can be achieved if the second inner section 262 is longer than the first inner section 262, thereby, decreasing the resistance in the fin 250 . between the source region 201 and the gate conductor 220 and decreasing the capacitance between the gate conductor 220 and the drain region 201 . Optimal asymmetry can be achieved if the first inner section 261 is formed with a first length 284 that is approximately equal to the first width 287 (e.g., 3-40nm) and the second inner section 262 is formed with a second length 282 that is greater than approximately three to five times the first width 287(e.g., 9-200nm).
In order to adjust the dimensions of the fin at process (605), as mentioned above, after forming the gate including the gate conductor 220 at process (604), first 21 1 and second 21 2 spacers are simultaneously formed immediately on the sides 221 , 222 of the gate conductor 220 over the first portion 251 and second portion 252, respectively, of the fin 250 (606, see Figure 7)). For example, the spacers 21 1 , 212 may be formed by growing or depositing an approximately 9-200nm thick silicon dioxide layer on the sides 221 , 222 of the gate conductor 220. The spacers 21 1 , 21 2 can initially be formed to have the same thickness 282. This thickness 282 should be greater than approximately three to five times the width 287 (i.e., first width) of the fin as originally formed (e.g., 3-40nm). Thus, the spacers 21 1 , 212 may each be approximately 9-200nm thick. Additionally, the spacers 21 1 , 212 should be formed such that a first exposed section 276 of the first portion 251 of the fin 250 remains between the first spacer 21 1 and the source region 201 and a second exposed section 275 of the second portion 252 of the fin 250 remains between the second spacer 21 2 and the drain region 202. After the spacers 21 1 , 21 2 are formed at process (606), the size (i.e., thickness 282) of the first spacer 21 1 is reduced such that the spacer 21 1 has another thickness 284 that is approximately equal to the first width 287 (608, see Figure 2). One technique for reducing the thickness of the first spacer comprises masking 277 the second spacer 212 (610, see Figure 8) and then isotropically etching the first spacer (61 2, see Figure 8). The etching process etches back not only the top surface 21 3 of the first spacer 21 1 but also the exposed sidewall 21 5 of the first spacer 21 1 , thus, reducing the spacer thickness. Once the first spacer 21 1 thickness is reduced, the mask 277 is removed (614). Another technique for reducing the thickness of the first spacer comprises implanting an inert species 21 7 (e.g., silicon, argon, xenon, etc) into the silicon dioxide spacers 21 1 , 212 from an angle 21 6 (<90 degrees) towards the first spacer 21 1 such that implantation of the second spacer 21 2 is shadowed (i.e., partially blocked) by the gate conductor 220. Thus, the first spacer 21 1 receives a greater concentration of the inert material 21 7 which enhances the etch rate of the first spacer 21 1 (616, see Figure 9). Then, an etching process is performed such that first spacer 21 1 with the greater concentration of the inert species 21 7 is etched at a faster rate than the second spacer 212 (61 8, see Figure 10). Again, the etching process (61 8) etches back not only the top surface 21 3 of the first spacer 21 1 but also the exposed sidewall 21 5 of the first spacer 21 1 , thus, reducing the spacer thickness.
Once the thickness of the first spacer 21 1 is reduced at process (608), additional semiconductor material (e.g., silicon, silicon germanium, silicon germanium carbide, etc.) is formed on the first 276 and second 275 exposed sections (620, e.g., see Figures 8 and 10). The process (620) of forming the additional semiconductor material can be accomplished by selectively growing silicon, silicon germanium, or silicon germanium carbide, on the exposed sections 275, 276 of the fin 250 as well as on the silicon source/drain regions. This process (620) forms the first and second outer sections 271 , 272 (see Figure 2). Thus, the first and second inner sections 261 , 262 are those sections of the fin 250 that remain under the first 21 1 and second 212 spacers, respectively. Additional processing may be performed to complete the FinFET 200 (622 of Figure 6), as described in detail above. It should be noted that the same processing steps can be used to simultaneously form multiple transistors 200 in which multiple semiconductor fins share the same source/drain straps.
Referring to Figure 1 1 in combination with Figure 3a, an embodiment of the method of manufacturing a fin-type field effect transistor, and particularly, a ballasted FinFET 300 comprises forming the source/drain regions 301 , 302 as well as forming the semiconductor fin 350 using conventional FinFET processing technology (1 100-1 102), as described in detail above. A gate, including a gate dielectric layer and a gate conductor 320, is formed adjacent to the semiconductor fin such that the gate conductor 320 is equidistance 383 between the source region 301 and the drain region 302 (1 104, see detail description of gate formation process above). Ballasting can be achieved by forming the gate such that the length 383 of the fin 350 between either the gate conductor 320 and the source region 301 or the gate conductor 320 and the drain region 302 is greater than approximately three times a width 388 of the semiconductor fin 350. This length 383 provides added resistance within the semiconductor fin 350 so that the transistor 300 is operable at a predetermined maximum voltage. Once the source/drain regions 301 , 302, fin 350, and gate, including the gate conductor 320, are formed additional processing steps may be performed to complete FinFET (1 106, see detailed description above). Additional resistance for ballasting can be provided by forming the semiconductor fin 350 with a lesser concentration of source/drain dopants than the source/drain regions (1 108) (e.g., by blocking implantation of an N+region 392 into the fin 350 at process 1 1 06, see Figure 3b) and without a suicide layer on the top surface 395 of the fin 350 (1 1 10) (e.g., by blocking formation of the silicide layer 391 on the top surface 395 of the fin 350 at process 1 106, see Figure 3b). It should be noted that the same processing steps can be used to simultaneously form multiple transistors 300 in which multiple semiconductor fins share the same source/drain straps (see Figure 3c).
Alternatively, referring to Figure 12 and Figure 4a in combination, an embodiment of the method of manufacturing the ballasted FinFET 400 comprises forming the source/drain regions 401 , 402 as well as forming a narrow semiconductor fin 450 using conventional FinFET processing technology (1 200-1 202, see detailed description above). A gate, including a gate dielectric layer and a gate conductor 420, is formed adjacent to the semiconductor fin 450 such that the gate conductor 420 is equidistance 483 between the source region 401 and the drain region 402 (1204, see detailed description above). After the formation of the gate at process (1204), the dimensions of the fin can be adjusted to optimize resistance so that the transistor is operable at a predetermined maximum voltage (1 205). The dimensions of the fins may be adjusted by forming outer sections of the fin adjacent to the source/drain that are wider than inner sections of the fin adjacent to the gate conductor. Specifically, the dimensions of both a first portion 451 of the fin 450 not covered by the gate conductor 420 that extends between the source region
401 and the gate conductor 420 and a second portion 452 that extends between the gate conductor 420 and the drain region 402 can adjusted. The dimensions can be adjusted so that inner sections 461 , 462 that have the same width 487 (i.e., a first width 487) and the same length (i.e., first length 482) are positioned adjacent the gate conductor. Additionally, the dimensions can be adjusted so that outer sections 471 , 472 have the same width 488 (i.e., second width) and the same length 481 (i.e., second length) and are positioned adjacent the source/drain regions. The outer sections 471 , 472 are formed such that their width 488 is greater than the width 487 of the inner sections 461 , 462. Ballasting is achieved by forming the inner and outer sections so that the length 482 of the inner sections 461 , 462 is greater than approximately three times the original width of the fin (i.e., first width 487), thereby, providing enough resistance within the first and second inner sections 461 , 462 so that the transistor 400 is operable at a predetermined maximum voltage.
In order to adjust the dimensions of the fin at process (1205) to form the inner sections 461 , 462 and the outer sections 471 , 472, as described above, spacers 41 1 , 41 2 are formed over the first and second portions 451 , 452 of the fin 450 (e.g., on the top surface and opposing sidewalls of the fin 450) immediately adjacent the sides 421 , 422 of the gate conductor 420 (1 206, see Figure 1 3). The spacers 41 1 , 41 2 can be formed (e.g., by growing or depositing a silicon dioxide) with a thickness 482 that is greater than approximately three to five times the first width 487 (i.e., the width of the fin (e.g., 3-40nm) as initially formed at process (1202)). The spacers should also be formed such that first and second exposed sections 476, 475 of the fin 450 remain between the spacers 41 1 , 41 2 and the source/drain regions 401 , 402. Once the spacers 41 1 , 41 2 are formed, additional semiconductor material (e.g., silicon, silicon germanium, silicon germanium carbide, etc.) is formed on the exposed sections 475, 476 of the fin to form the first and second outer sections 471 , 472 (1208, see Figure 4a). Thus, the first and second inner sections 461 , 462 are those sections of the fin 450 that remain under the spacers 41 1 , 412. The length of the inner sections is a function of the thickness of the spacers. Again, once the source/drain regions 401 , 402, fin 450, and gate, including the gate conductor 420, are formed additional processing steps may be performed to complete FinFET (1210), as described in detail above. Additional resistance for ballasting can be provided by forming the first and second inner sections 461 , 462 of the semiconductor fin 450 with a source/drain dopant concentration that is less than that of the source/drain regions (1 21 2) (e.g., by blocking implantation of an N+region 492 into the fin 450 at process 1210, see Figure 4b) and by forming the inner sections without a silicide layer (1 214) (e.g., by blocking formation of the silicide layer 491 on the top surface 495 of the fin 450 at process 1 210, see Figure 4b). It should be noted that the same processing steps can be used to simultaneously form multiple transistors 400 in which multiple semiconductor fins share the same source/drain straps (see Figure 4c). Therefore, disclosed above are an improved fin-type field effect transistor (FinFET) structure and the associated methods of manufacturing the structure. In one embodiment FinFET drive current is optimized by configuring the FinFET asymmetrically to decrease fin resistance between the gate and the source region and to decrease capacitance between the gate and the drain region. Due to this simultaneously low source-gate resistance and low drain-gate capacitance, such asymmetric FinFETS can provide circuits having higher switching speed and reduced power. This also translates into physically smaller circuits, and hence lower cost circuits, since fewer fins can provide equivalent speed. In another embodiment device destruction at high voltages is prevented by ballasting the FinFET. Specifically, resistance is optimized in the fin between the gate and both the source and drain regions (e.g., by increasing fin length, by blocking source/drain implant from the fin, and by blocking suicide formation on the top surface of the fin) so that the FinFET is operable at a predetermined maximum voltage. Such ballasted FinFETs provide for higher reliability at higher operation voltage, and can avoid special, costly processing steps otherwise required to add special high-voltage transistors to a circuit. While the invention has been described in terms of embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.

Claims

What is claimed is:
[Claim 1 ] A fin-type field effect transistor comprising: a source region; a drain region; a semiconductor fin that extends from said source region to said drain region; and a gate conductor adjacent said semiconductor fin between said source region and said drain region, wherein a first resistance of said semiconductor fin between said source region and said gate conductor is less than a second resistance of said semiconductor fin between said gate conductor and said drain region, and wherein a first capacitance between said source region and said gate conductor is greater than a second capacitance between said gate conductor and said drain region.
[Claim 2] The transistor of claim 1 , wherein said gate conductor is closer to said source region than said drain region.
[Claim 3] The transistor of claim 1 , wherein said gate conductor is equidistance between said source region and said drain region.
[Claim 4] The transistor of claim 3, wherein said semiconductor in further comprises: a first portion between said gate conductor and said source region; and a second portion between said gate conductor and said drain region, wherein each of said first portion and said second portion comprise: an inner section adjacent said gate conductor; and an outer section adjacent said inner section, wherein said inner section is narrower than said outer section and wherein said inner section of said second portion is longer than said inner section of said first portion.
[Claim 5] The transistor of claim 4, wherein said inner section of said second portion is at least approximately three times longer than said inner section of said first portion.
[Claim 6] A fin-type field effect transistor comprising: a source region; a drain region; a semiconductor fin that extends from said source region to said drain region; and a gate conductor adjacent said semiconductor fin between said source region and said drain region, wherein said semiconductor fin comprises: a first portion between said source region and said gate conductor, and a second portion between said gate conductor and said drain region, wherein said first portion and said second portion each comprise an inner section having a same width and a same length adjacent said gate conductor, and wherein said same length is greater than approximately three times said same width and provides resistance within said inner sections so that said transistor is operable at a predetermined maximum voltage.
[Claim 7] The transistor of claim 6, wherein said inner sections each have a corresponding top surface devoid of an adjacent suicide layer.
[Claim 8]
The transistor of claim 6, further comprising dopants in said source region, in said drain region and in said semiconductor fin, wherein a concentration of said dopants in said source region and said drain region is higher than a concentration of said dopants in said semiconductor fin.
[Claim 9] The transistor of claim 6, wherein said first portion and said second portion each further comprise and outer section adjacent said inner section, wherein said outer section is wider than said inner section.
[Claim 1 0] The structure of claim 6, further comprising a plurality of said semiconductor fins between said source region and said drain region, wherein said resistance within each of said semiconductor fins protects said structure against thermal run-away and destruction.
[Claim 1 1 ] A method of manufacturing a fin-type field effect transistor, said method comprising: forming a source region and a drain region; forming a semiconductor fin that extends from said source region to said drain region; and forming a gate conductor adjacent said semiconductor fin between said source region and said drain region, wherein said semiconductor fin and said gate conductor are formed such that a first resistance of a first portion of said semiconductor fin between said source region and said gate conductor is less than a second resistance of a second portion of said semiconductor fin between said gate conductor and said drain region and such that a first capacitance between said source region and said gate conductor is greater than a second capacitance between said gate conductor and said drain region.
[Claim 1 2] The method of claim 1 1 , wherein said gate conductor is formed adjacent to said semiconductor fin such that said gate conductor is closer to said source region than said drain region.
[Claim 1 3] The method of claim 1 1 , wherein said gate conductor is formed adjacent to said semiconductor fin equidistance between said source region and said drain region, and wherein said method further comprises adjusting dimensions of said first portion and said second portion to vary said first resistance and said second resistance.
[Claim 1 4] The method of claim 1 3, wherein said adjusting of said dimensions comprises: forming said first portion with a first inner section adjacent said gate conductor and a first outer section between said first inner section and said source region; and forming said second portion with a second inner section adjacent said gate conductor and a second outer section between said second inner section and said drain region, wherein said second inner section is formed longer than said first inner section, wherein said first inner section and said second inner section are formed with a first width and said first outer section and said second outer section are formed with a second width, and wherein said second width is greater than said first width.
[Claim 1 5] The method of claim 14, wherein said processes of forming said first portion and forming said second portion comprise: forming a first spacer and a second spacer over said semiconductor fin adjacent said gate conductor such that said first spacer and said second spacer have a thickness that is greater than approximately three times said first width, and such that a first exposed section remains between said first spacer and said source region and a second exposed section remains between said second spacer and said drain region; reducing said thickness of said first spacer; and forming additional semiconductor material on said first exposed section and said second exposed section.
[Claim 1 6] The method of claim 1 5, wherein said reducing of said thickness of said first spacer comprises one of: masking said second spacer and isotropically etching said first spacer; and implanting an inert species from a less than 90 degree angle towards said first spacer such that said first spacer receives a greater concentration of said inert material than said second spacer, and performing an etch process, wherein said first spacer is etched at a faster rate due to said greater concentration of said inert species.
[Claim 1 7] A method of manufacturing a fin-type field effect transistor comprising: forming source/drain regions; forming a semiconductor fin that extends between said source/drain regions; and forming a gate conductor adjacent said semiconductor fin between said source/drain regions; adjusting dimensions of said semiconductor fin between said gate conductor and said source/drain regions in order to optimize resistance so that said transistor is operable at a predetermined maximum voltage.
[Claim 1 8] The method of claim 1 7, wherein said adjusting of said dimensions comprises forming outer sections of said semiconductor fin that are adjacent to said source/drain regions wider than inner sections of said semiconductor fin that are adjacent to said gate conductor.
[Claim 1 9] The method of claim 1 8, wherein said adjusting of said dimensions further comprises forming said inner sections such that a length of said inner sections is greater than approximately three times a width of said inner sections.
[Claim 20] The method of claim 19, wherein said outer sections are formed wider than said inner sections by: forming spacers on said semiconductor fin adjacent to said gate conductor such that a thickness of said spacers is greater than approximately three times a width of said semiconductor fin and such that exposed sections remain between said spacers and said source/drain regions; and forming additional semiconductor material on said exposed sections.
PCT/US2006/028465 2005-08-03 2006-07-21 Fin-type field effect transistor WO2007019023A2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
JP2008525007A JP5220604B2 (en) 2005-08-03 2006-07-21 Fin-type field effect transistor and manufacturing method thereof
AT06788172T ATE544182T1 (en) 2005-08-03 2006-07-21 FIN TYPE FIELD EFFECT TRANSISTOR
EP06788172A EP1920467B1 (en) 2005-08-03 2006-07-21 Fin-type field effect transistor
CN2006800285758A CN101443912B (en) 2005-08-03 2006-07-21 Fin-type field effect transistor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/161,442 2005-08-03
US11/161,442 US7348642B2 (en) 2005-08-03 2005-08-03 Fin-type field effect transistor

Publications (2)

Publication Number Publication Date
WO2007019023A2 true WO2007019023A2 (en) 2007-02-15
WO2007019023A3 WO2007019023A3 (en) 2008-11-13

Family

ID=37716900

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2006/028465 WO2007019023A2 (en) 2005-08-03 2006-07-21 Fin-type field effect transistor

Country Status (8)

Country Link
US (4) US7348642B2 (en)
EP (1) EP1920467B1 (en)
JP (1) JP5220604B2 (en)
KR (1) KR101027173B1 (en)
CN (1) CN101443912B (en)
AT (1) ATE544182T1 (en)
TW (1) TWI397999B (en)
WO (1) WO2007019023A2 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100887007B1 (en) 2007-10-12 2009-03-04 주식회사 동부하이텍 Method for forming poly pattern in r-string of lcd drive ic and structure of the poly
US9620602B2 (en) 2014-08-22 2017-04-11 Renesas Electronics Corporation Semiconductor device
WO2020131646A1 (en) * 2018-12-19 2020-06-25 Kla Corporation Scatterometry based methods and systems for measurement of strain in semiconductor structures
US11670675B2 (en) 2020-12-04 2023-06-06 United Semiconductor Japan Co., Ltd. Semiconductor device

Families Citing this family (62)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7456476B2 (en) 2003-06-27 2008-11-25 Intel Corporation Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US7268058B2 (en) * 2004-01-16 2007-09-11 Intel Corporation Tri-gate transistors and methods to fabricate same
US7042009B2 (en) 2004-06-30 2006-05-09 Intel Corporation High mobility tri-gate devices and methods of fabrication
US7332439B2 (en) * 2004-09-29 2008-02-19 Intel Corporation Metal gate transistors with epitaxial source and drain regions
US20060086977A1 (en) 2004-10-25 2006-04-27 Uday Shah Nonplanar device with thinned lower body portion and method of fabrication
US7518196B2 (en) 2005-02-23 2009-04-14 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7858481B2 (en) 2005-06-15 2010-12-28 Intel Corporation Method for fabricating transistor with thinned channel
US7547637B2 (en) 2005-06-21 2009-06-16 Intel Corporation Methods for patterning a semiconductor film
US7279375B2 (en) * 2005-06-30 2007-10-09 Intel Corporation Block contact architectures for nanoscale channel transistors
US7348642B2 (en) * 2005-08-03 2008-03-25 International Business Machines Corporation Fin-type field effect transistor
US7595245B2 (en) * 2005-08-12 2009-09-29 Texas Instruments Incorporated Semiconductor device having a gate electrode material feature located adjacent a gate width side of its gate electrode and a method of manufacture therefor
DE102005039365B4 (en) * 2005-08-19 2022-02-10 Infineon Technologies Ag Gate-controlled fin resistive element operating as a pinch - resistor for use as an ESD protection element in an electrical circuit and a device for protecting against electrostatic discharges in an electrical circuit
US20070090416A1 (en) 2005-09-28 2007-04-26 Doyle Brian S CMOS devices with a single work function gate electrode and method of fabrication
US7485503B2 (en) 2005-11-30 2009-02-03 Intel Corporation Dielectric interface for group III-V semiconductor device
US8143646B2 (en) 2006-08-02 2012-03-27 Intel Corporation Stacking fault and twin blocking barrier for integrating III-V on Si
JP2008177278A (en) * 2007-01-17 2008-07-31 Toshiba Corp Static semiconductor storage device
US7994612B2 (en) * 2008-04-21 2011-08-09 International Business Machines Corporation FinFETs single-sided implant formation
WO2009130629A1 (en) * 2008-04-23 2009-10-29 Nxp B.V. A fin fet and a method of manufacturing a fin fet
US8362566B2 (en) 2008-06-23 2013-01-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US7781283B2 (en) * 2008-08-15 2010-08-24 International Business Machines Corporation Split-gate DRAM with MuGFET, design structure, and method of manufacture
US7979836B2 (en) * 2008-08-15 2011-07-12 International Business Machines Corporation Split-gate DRAM with MuGFET, design structure, and method of manufacture
US8331068B2 (en) 2009-02-19 2012-12-11 Taiwan Semiconductor Manufacturing Company, Ltd. ESD protection for FinFETs
US8184472B2 (en) 2009-03-13 2012-05-22 International Business Machines Corporation Split-gate DRAM with lateral control-gate MuGFET
US8202780B2 (en) * 2009-07-31 2012-06-19 International Business Machines Corporation Method for manufacturing a FinFET device comprising a mask to define a gate perimeter and another mask to define fin regions
US8946028B2 (en) * 2009-10-06 2015-02-03 International Business Machines Corporation Merged FinFETs and method of manufacturing the same
US8716797B2 (en) * 2009-11-03 2014-05-06 International Business Machines Corporation FinFET spacer formation by oriented implantation
US8174055B2 (en) * 2010-02-17 2012-05-08 Globalfoundries Inc. Formation of FinFET gate spacer
US8513102B2 (en) 2010-11-08 2013-08-20 Leonard Forbes Reduction of random telegraph signal (RTS) and 1/f noise in silicon MOS devices, circuits, and sensors
JP2012243971A (en) * 2011-05-20 2012-12-10 Sony Corp Bootstrap circuit, inverter circuit, scanning circuit, display device, and electronic apparatus
US9105506B2 (en) * 2011-06-21 2015-08-11 Etron Technology, Inc. Dynamic memory structure
US8595661B2 (en) 2011-07-29 2013-11-26 Synopsys, Inc. N-channel and p-channel finFET cell architecture
US8466027B2 (en) 2011-09-08 2013-06-18 Taiwan Semiconductor Manufacturing Company, Ltd. Silicide formation and associated devices
KR101805634B1 (en) * 2011-11-15 2017-12-08 삼성전자 주식회사 Semiconductor device comprising III-V group barrier and method of manufacturing the same
CN103165428B (en) * 2011-12-14 2015-12-09 中芯国际集成电路制造(上海)有限公司 Make the method for semiconductor device
US8901659B2 (en) * 2012-02-09 2014-12-02 International Business Machines Corporation Tapered nanowire structure with reduced off current
US8637371B2 (en) 2012-02-16 2014-01-28 International Business Machines Corporation Non-planar MOSFET structures with asymmetric recessed source drains and methods for making the same
US8927432B2 (en) * 2012-06-14 2015-01-06 International Business Machines Corporation Continuously scalable width and height semiconductor fins
KR20140040543A (en) * 2012-09-26 2014-04-03 삼성전자주식회사 Fin sturctured field effect transistor, memory device including the same and semiconductor device thereof
CN103779217A (en) * 2012-10-18 2014-05-07 中芯国际集成电路制造(上海)有限公司 Fin type field effect transistor and fabrication method thereof
CN103811338B (en) * 2012-11-08 2016-12-21 中芯国际集成电路制造(上海)有限公司 A kind of semiconductor device and preparation method thereof
US9123654B2 (en) * 2013-02-15 2015-09-01 International Business Machines Corporation Trilayer SIT process with transfer layer for FINFET patterning
US9231106B2 (en) * 2013-03-08 2016-01-05 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET with an asymmetric source/drain structure and method of making same
CN104103319B (en) * 2013-04-11 2017-08-25 中芯国际集成电路制造(上海)有限公司 Anti-fuse circuit and its programmed method, anti-fuse structures
KR102089682B1 (en) 2013-07-15 2020-03-16 삼성전자 주식회사 Semiconductor device and method for fabricating the same
US9484460B2 (en) 2013-09-19 2016-11-01 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device having gate dielectric surrounding at least some of channel region and gate electrode surrounding at least some of gate dielectric
US9190466B2 (en) 2013-12-27 2015-11-17 International Business Machines Corporation Independent gate vertical FinFET structure
US9691763B2 (en) 2013-12-27 2017-06-27 International Business Machines Corporation Multi-gate FinFET semiconductor device with flexible design width
US9633906B2 (en) 2014-01-24 2017-04-25 International Business Machines Corporation Gate structure cut after formation of epitaxial active regions
US10141311B2 (en) * 2014-03-24 2018-11-27 Intel Corporation Techniques for achieving multiple transistor fin dimensions on a single die
US9318574B2 (en) * 2014-06-18 2016-04-19 International Business Machines Corporation Method and structure for enabling high aspect ratio sacrificial gates
US9281065B2 (en) 2014-08-11 2016-03-08 Empire Technology Development Llc Low-power nonvolatile memory cells with select gates
US10559690B2 (en) 2014-09-18 2020-02-11 International Business Machines Corporation Embedded source/drain structure for tall FinFET and method of formation
KR102168302B1 (en) 2014-11-21 2020-10-22 삼성전자주식회사 Semiconductor device using three dimensional channel
KR102320049B1 (en) 2015-02-26 2021-11-01 삼성전자주식회사 Semiconductor Devices Having a Tapered Active Region
US10018515B2 (en) * 2015-09-16 2018-07-10 Qualcomm Incorporated Transistor temperature sensing
US9484306B1 (en) 2015-11-17 2016-11-01 International Business Machines Corporation MOSFET with asymmetric self-aligned contact
TWI594421B (en) * 2016-06-28 2017-08-01 瑞昱半導體股份有限公司 Finfet and manufacturing method of the same
CN107579116A (en) * 2016-07-05 2018-01-12 瑞昱半导体股份有限公司 Fin field-effect transistor and its manufacture method
KR101859587B1 (en) 2016-12-30 2018-05-18 서울시립대학교 산학협력단 Nagative capacitance finfet device and manufacturing method therefor
US10475790B2 (en) * 2017-09-28 2019-11-12 Taiwan Semiconductor Manufacturing Co., Ltd. Asymmetric gate pitch
JP6612937B2 (en) * 2018-07-18 2019-11-27 ルネサスエレクトロニクス株式会社 Semiconductor device
KR20210039772A (en) 2019-10-02 2021-04-12 삼성전자주식회사 Integrated circuit device and method of manufacturing the same

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010040273A1 (en) 2000-05-10 2001-11-15 Koninklijke Philips Electronics N.V. Semiconductor device
JP2003298063A (en) 2002-03-29 2003-10-17 Toshiba Corp Field effect transistor

Family Cites Families (37)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US539896A (en) * 1895-05-28 John graves
JPS6226665A (en) 1985-07-26 1987-02-04 Hitachi Ltd Magnetic disk driving device
JPS6226865A (en) 1985-07-29 1987-02-04 New Japan Radio Co Ltd Field effect transistor
JPS62132366A (en) 1985-12-04 1987-06-15 Nec Corp Manufacture of vertical field effect transistor
JPS63308962A (en) * 1987-06-11 1988-12-16 Sanyo Electric Co Ltd Manufacture of semiconductor device
US4907041A (en) * 1988-09-16 1990-03-06 Xerox Corporation Intra-gate offset high voltage thin film transistor with misalignment immunity
US5399896A (en) 1992-09-29 1995-03-21 Mitsubishi Denki Kabushiki Kaisha FET with a T-shaped gate of a particular structure
US5985724A (en) 1996-10-01 1999-11-16 Advanced Micro Devices, Inc. Method for forming asymmetrical p-channel transistor having nitrided oxide patterned to selectively form a sidewall spacer
US20020036328A1 (en) 1998-11-16 2002-03-28 William R. Richards, Jr. Offset drain fermi-threshold field effect transistors
US6291325B1 (en) 1998-11-18 2001-09-18 Sharp Laboratories Of America, Inc. Asymmetric MOS channel structure with drain extension and method for same
JP3543946B2 (en) * 2000-04-14 2004-07-21 日本電気株式会社 Field effect transistor and method of manufacturing the same
US6413802B1 (en) 2000-10-23 2002-07-02 The Regents Of The University Of California Finfet transistor structures having a double gate channel extending vertically from a substrate and methods of manufacture
JP3729082B2 (en) * 2001-04-25 2005-12-21 日本電信電話株式会社 Semiconductor protection circuit
US6525354B2 (en) 2001-04-27 2003-02-25 Fujitsu Limited FET circuit block with reduced self-heating
JP2002343806A (en) 2001-05-15 2002-11-29 Mitsubishi Electric Corp Semiconductor device and manufacturing method therefor
US6492212B1 (en) * 2001-10-05 2002-12-10 International Business Machines Corporation Variable threshold voltage double gated transistors and method of fabrication
US6967351B2 (en) * 2001-12-04 2005-11-22 International Business Machines Corporation Finfet SRAM cell using low mobility plane for cell stability and method for forming
US6664582B2 (en) * 2002-04-12 2003-12-16 International Business Machines Corporation Fin memory cell and method of fabrication
US7074623B2 (en) 2002-06-07 2006-07-11 Amberwave Systems Corporation Methods of forming strained-semiconductor-on-insulator finFET device structures
US6706571B1 (en) 2002-10-22 2004-03-16 Advanced Micro Devices, Inc. Method for forming multiple structures in a semiconductor device
US6864519B2 (en) 2002-11-26 2005-03-08 Taiwan Semiconductor Manufacturing Co., Ltd. CMOS SRAM cell configured using multiple-gate transistors
US7259425B2 (en) 2003-01-23 2007-08-21 Advanced Micro Devices, Inc. Tri-gate and gate around MOSFET devices and methods for making same
US6800885B1 (en) 2003-03-12 2004-10-05 Advance Micro Devices, Inc. Asymmetrical double gate or all-around gate MOSFET devices and methods for making same
US6764884B1 (en) * 2003-04-03 2004-07-20 Advanced Micro Devices, Inc. Method for forming a gate in a FinFET device and thinning a fin in a channel region of the FinFET device
US7456476B2 (en) * 2003-06-27 2008-11-25 Intel Corporation Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US6897111B2 (en) * 2003-07-28 2005-05-24 Chartered Semiconductor Manufacturing Ltd. Method using quasi-planar double gated fin field effect transistor process for the fabrication of a thyristor-based static read/write random-access memory
JP2005086024A (en) * 2003-09-09 2005-03-31 Toshiba Corp Semiconductor device and method for manufacturing same
JP2005142289A (en) * 2003-11-05 2005-06-02 Toshiba Corp Semiconductor storage device
JP3962009B2 (en) * 2003-12-05 2007-08-22 株式会社東芝 Manufacturing method of semiconductor device
US7115947B2 (en) * 2004-03-18 2006-10-03 International Business Machines Corporation Multiple dielectric finfet structure and method
US7154118B2 (en) * 2004-03-31 2006-12-26 Intel Corporation Bulk non-planar transistor having strained enhanced mobility and methods of fabrication
US7176092B2 (en) * 2004-04-16 2007-02-13 Taiwan Semiconductor Manufacturing Company Gate electrode for a semiconductor fin device
US7148540B2 (en) * 2004-06-28 2006-12-12 Agere Systems Inc. Graded conductive structure for use in a metal-oxide-semiconductor device
US20060071270A1 (en) * 2004-09-29 2006-04-06 Shibib Muhammed A Metal-oxide-semiconductor device having trenched diffusion region and method of forming same
EP1693898B1 (en) * 2005-02-21 2008-04-16 Interuniversitair Microelektronica Centrum ( Imec) Floating-body-cell memory device and a method for the manufacturing thereof
US7176537B2 (en) * 2005-05-23 2007-02-13 Taiwan Semiconductor Manufacturing Company, Ltd. High performance CMOS with metal-gate and Schottky source/drain
US7348642B2 (en) * 2005-08-03 2008-03-25 International Business Machines Corporation Fin-type field effect transistor

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010040273A1 (en) 2000-05-10 2001-11-15 Koninklijke Philips Electronics N.V. Semiconductor device
JP2003298063A (en) 2002-03-29 2003-10-17 Toshiba Corp Field effect transistor

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100887007B1 (en) 2007-10-12 2009-03-04 주식회사 동부하이텍 Method for forming poly pattern in r-string of lcd drive ic and structure of the poly
US9620602B2 (en) 2014-08-22 2017-04-11 Renesas Electronics Corporation Semiconductor device
US9837501B2 (en) 2014-08-22 2017-12-05 Renesas Electronics Corporation Semiconductor device
US20180047820A1 (en) 2014-08-22 2018-02-15 Renesas Electronics Corporation Semiconductor device
US10164036B2 (en) 2014-08-22 2018-12-25 Renesas Electronics Corporation Semiconductor device
US10446655B2 (en) 2014-08-22 2019-10-15 Renesas Electronics Corporation Semiconductor device
WO2020131646A1 (en) * 2018-12-19 2020-06-25 Kla Corporation Scatterometry based methods and systems for measurement of strain in semiconductor structures
US11060846B2 (en) 2018-12-19 2021-07-13 Kla Corporation Scatterometry based methods and systems for measurement of strain in semiconductor structures
US11573077B2 (en) 2018-12-19 2023-02-07 Kla Corporation Scatterometry based methods and systems for measurement of strain in semiconductor structures
US11670675B2 (en) 2020-12-04 2023-06-06 United Semiconductor Japan Co., Ltd. Semiconductor device

Also Published As

Publication number Publication date
US8129773B2 (en) 2012-03-06
TW200717805A (en) 2007-05-01
TWI397999B (en) 2013-06-01
KR20080030110A (en) 2008-04-03
US20080124868A1 (en) 2008-05-29
JP2009503893A (en) 2009-01-29
US7348642B2 (en) 2008-03-25
KR101027173B1 (en) 2011-04-05
US8106439B2 (en) 2012-01-31
EP1920467A2 (en) 2008-05-14
ATE544182T1 (en) 2012-02-15
US20120129304A1 (en) 2012-05-24
EP1920467B1 (en) 2012-02-01
CN101443912A (en) 2009-05-27
CN101443912B (en) 2011-03-23
WO2007019023A3 (en) 2008-11-13
US20080087968A1 (en) 2008-04-17
US8524547B2 (en) 2013-09-03
JP5220604B2 (en) 2013-06-26
EP1920467A4 (en) 2011-03-02
US20070029624A1 (en) 2007-02-08

Similar Documents

Publication Publication Date Title
US8524547B2 (en) Fin-type field effect transistor
US7105934B2 (en) FinFET with low gate capacitance and low extrinsic resistance
US6709982B1 (en) Double spacer FinFET formation
US6706571B1 (en) Method for forming multiple structures in a semiconductor device
US7115945B2 (en) Strained silicon fin structure
US7498208B2 (en) Chevron CMOS trigate structure
KR100993937B1 (en) Semiconductor device having a u-shaped gate structure
US20060170066A1 (en) Hybrid-fet and its application as sram
WO2007044324A2 (en) Structure and method for forming asymmetrical overlap capacitance in field effect transistors
JP2011035393A (en) Soi transistor having embedded extension region, and method of forming the same
KR101042713B1 (en) Varying carrier mobility on finfet active surfaces to achieve overall design goals
US6842048B2 (en) Two transistor NOR device
US7709333B2 (en) Method for reducing overlap capacitance in field effect transistors
JP2013191698A (en) Semiconductor device and method of manufacturing the same
US9660086B2 (en) Fin-shaped field effect transistor
CN113451308A (en) Transistor with source/drain regions having regions of epitaxial semiconductor material
TWI546968B (en) Finfet devices having a body contact and methods of forming the same

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200680028575.8

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2008525007

Country of ref document: JP

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 1020087004466

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2006788172

Country of ref document: EP