USRE41068E1 - Spacer-type thin-film polysilicon transistor for low-power memory devices - Google Patents

Spacer-type thin-film polysilicon transistor for low-power memory devices Download PDF

Info

Publication number
USRE41068E1
USRE41068E1 US09/968,977 US96897799A USRE41068E US RE41068 E1 USRE41068 E1 US RE41068E1 US 96897799 A US96897799 A US 96897799A US RE41068 E USRE41068 E US RE41068E
Authority
US
United States
Prior art keywords
channel
gate
tft
thickness
polysilicon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/968,977
Inventor
Artur P. Balasinski
Kuei-Wu Huang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
STMicroelectronics lnc USA
Original Assignee
STMicroelectronics lnc USA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by STMicroelectronics lnc USA filed Critical STMicroelectronics lnc USA
Priority to US09/968,977 priority Critical patent/USRE41068E1/en
Application granted granted Critical
Publication of USRE41068E1 publication Critical patent/USRE41068E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78696Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B10/00Static random access memory [SRAM] devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B10/00Static random access memory [SRAM] devices
    • H10B10/12Static random access memory [SRAM] devices comprising a MOSFET load element
    • H10B10/125Static random access memory [SRAM] devices comprising a MOSFET load element the MOSFET being a thin film transistor [TFT]

Definitions

  • the present invention relates generally to integrated circuit memory devices, and more specifically to integrated circuit memory devices which employ thin-film transistor (TFT) technology.
  • TFT thin-film transistor
  • TFTs Thin-film transistors
  • SRAM static random access memory
  • TFTs are superior to standard polysilicon resistor load devices, in that TFTs have an inherently lower OFF current—an advantage which is particularly relevant in low—and zeropower SRAM applications which feature extended battery operation.
  • Vcc bitline to supply
  • the cross-sectional area of a thin-film transistor is decreased in order to minimize bitline to supply leakage of the TFT.
  • This is accomplished by utilizing a spacer etch process to manufacture a TFT having a very narrow and thin channel in a controllable manner.
  • the spacer dimensions of the TFT may be adjusted by simply modifying the thicknesses of the poly gate and the channel poly.
  • the channel thickness is limited by the thickness; of deposited channel polysilicon which may be as thin as approximately 300 ⁇ to 500 ⁇ , and the channel width of the TFT corresponds to the height of the spacer etched along the polysilicon gate of the device which may be as small as approximately 0.15 to 0.25 ⁇ m.
  • a first preferred embodiment of the present invention employs at least two polysilicon layers to effect a spacer etch process which allows the cross-sectional area of a transistor channel of a TFT to be minimized in a controllable manner, thereby reducing the bitline to voltage supply leakage of the TFT.
  • the first preferred embodiment provides planarization as an option.
  • a second preferred embodiment of the present invention also utilizes a spacer etch process by selective etching a poly spacer of a spacer-TFT load structure formed around a first poly gate layer in order to achieve the desired channel length.
  • the second preferred embodiment offers the advantage of requiring just two polysilicon layers; planarization is not required.
  • FIG. 1-12 illustrate the cross-sectional views of the processing steps required for manufacturing a TFT structure, according to a first preferred embodiment of the present invention
  • FIG. 13 illustrates the mask layout, showing cross-sectional area of a TFT channel, of a conventional TFT structure
  • FIG. 14 illustrates the mask layout, showing cross-sectional area of a TFT structure, according to the first preferred embodiment of the present invention
  • FIGS. 15-24 illustrate the cross-sectional views of the processing steps required for manufacturing a TFT structure, according to a second preferred embodiment of the present invention.
  • FIG. 18 illustrates a mask layout of a TFT structure, according to the second preferred embodiment of the present invention.
  • FIG. 25 illustrates a mask layout of a TFT structure, according to the second preferred embodiment of the present invention.
  • the present invention utilizes a spacer etch process to make the transistor channel of the TFT both very narrow and thin in a controllable manner.
  • the channel thickness is limited by the thickness of the deposited channel polysilicon which may be as small as approximately 300 to 500 ⁇ , and the channel width corresponds to the height of the spacer etched along the polysilicon gate of the device.
  • the height of the spacer may only be approximately 0.15 to 0.25 ⁇ m.
  • a first preferred embodiment of the present invention produces a TFT device having a channel that is both very narrow and thin, resulting in a small cross sectional area of the TFT channel such that bitline to supply leakage is dramatically reduced.
  • FIGS. 1-14 illustrate the method and structure of the first preferred embodiment of the present invention.
  • TFT poly gate layer 14 Prior to formation of the TFT, standard layer deposition and etching of contacts for an integrated circuit device well known in the art is performed. These standard process steps typically involve the formation of one or two polysilicon (poly) layers on top of a silicon substrate where the integrated circuit memory device will be formed. Following these standard steps, planarization of the device substrate 12 , as shown in the TFT structure 10 of FIG. 1 , is performed. Planarization of device substrate 12 shown in FIG. 1 is an optional step. However, planarization may be desirable in order to provide a planar base for the TFT such that the formation of stringers is avoided. TFT poly gate layer 14 , having a thickness of approximately 1500 ⁇ to 2500 ⁇ thick, is formed over substrate 12 as shown in FIG. 2 .
  • TFT poly gate layer 14 is formed by deposition of a typically conductive material such as polycrystalline or amorphous silicon which may be recrystallized at a later stage.
  • the deposition rate of TFT poly gate layer 14 depends on the temperature at which it is deposited, which may vary from approximately 520° C. to 620° C. depending on the preferred structure of the deposited material.
  • TFT poly gate 14 layer is then subjected to a pattern and etch step, as shown in FIG. 3 , to form TFT poly gate 15 .
  • gate oxide layer 16 having a thickness of approximately 100-300 ⁇ is performed on top of TFT poly gate 15 and substrate 12 .
  • Gate oxide layer 16 may be Tetra-Ethyl Ortho Silicate (TEOS) or other gate oxide material such as High-Temperature Oxide (HTO).
  • the deposition rate of gate oxide layer 16 is approximately 10 ⁇ /minute to 100 ⁇ /minute.
  • a nitride deposition step is performed. Approximately 100-300 ⁇ of nitride; deposited over gate oxide layer 16 at a deposition rate of approximately 10 ⁇ /minute to 100 ⁇ /minute and serves as an overetch protectorate in order to avoid the formation of stringers during subsequent etching steps.
  • This nitride deposition is an optional process step and may not be necessary where the formation of stringers is not a concern.
  • a TFT channel amorphous silicon deposition step is performed. Approximately, 200 ⁇ to 500 ⁇ of TFT channel amorphous silicon 20 is deposited over nitride 18 . The deposition of TFT channel amorphous silicon 20 may take place under similar conditions to those specified for the formation of TFT poly gate 14 . Deposition of TFT channel amorphous silicon 20 would usually be followed by recrystallization annealing of TFT channel amorphous silicon 20 at approximately 550° C. to 700° C. for approximately 8 hours in order to form a polysilicon layer 20 with adequate grain size. For instance, the typical recrystallization anneal step may occur at 600° C. for 24 hours.
  • TFT channel polysilicon 20 may be deposited over nitride 18 and the recrystallization annealing step not performed.
  • the TFT device 10 is patterned and subjected to an anisotropic etch such that a channel 20 a and a second, parasitic spacer, referred to as a stringer 20 b, are formed adjacent to the side of TFT poly gate 14 as shown.
  • removal of stringers, such as stringer 20 b is accomplished through an additional masking step. This may be followed by adjustment of the TFT VT (threshold voltage) by an appropriate implant or the inherent TFT VT may be used.
  • TFT VT threshold voltage
  • TFT VT threshold voltage
  • implantation with Phosphorous, Arsenic, or BF2 at a dosage of approximately 1-10e12 at an energy of approximately 20-40 keV may be performed.
  • a source/drain mask and implant are performed to render the memory device 10 of FIG. 8 .
  • standard post-TFT process steps are performed as desired. These additional process steps may include steps calculated to protect or encapsulate the TFT.
  • the final TFT structure 10 of FIG. 8 is quite different from the prior art TFT structure, a top view of which is illustrated in FIG. 9 .
  • the top view layout of FIG. 9 is typical for TFTs in an SRAM or other integrated circuit memory device.
  • the advantages of the present invention become obvious when the prior art FIG. 9 is contrasted with a top view of the TFT of the present invention shown in FIG. 10 .
  • the TFT channel of the present invention of FIG. 10 has a smaller cross-sectional area than the prior art TFT channel of FIG. 9 .
  • the TFT channel of the present invention is much narrower and thinner than the TFT channel of the prior art. This smaller cross-sectional area has the effect of reducing the bitline to voltage supply (Vcc) leakage. Very small bitline to voltage supply leakage is important in order to achieve battery operation of integrated circuit memory devices, such as high-density SRAMs, over an extended period of time.
  • Vcc bitline to voltage supply
  • the TFT channel poly mask will be etched and spacers, as well as stringers, will be formed along the edge of the TFT gate. As shown in FIG. 12 , these unwanted spacers, or stringers, will then be removed using a separate masking step indicated by the dashed lines.
  • the cross-sectional area of the conventional TFT channel is shown as approximately 0.3 to 0.5 ⁇ m by approximately 300 to 500 ⁇ , requiring special lithography tools, as mentioned above.
  • the cross-sectional area of the TFT channel of the first embodiment of the present invention is much smaller and is approximately 0.15 to 0.2 ⁇ m approximately 300 to 500 ⁇ . This is achieved without any lithography-related constraints.
  • the process steps and structure of the first preferred embodiment of the present invention illustrate a TFT device having a channel that is both very narrow and thin.
  • the first preferred embodiment of the present invention requires at least two poly layers: one or two poly layers formed in the standard process steps which are performed prior to the optional planarization of FIG. 1 and the TFT gate poly deposition illustrated in FIG. 2 .
  • FIGS. 15-25 a second preferred embodiment of the present invention which requires just two poly layers and no planarization is shown.
  • the TFT structure 30 of the second preferred embodiment features a poly spacer of a spacer-TFT load structure which is formed around the first poly (gate) layer and selectively etched to provide the necessary channel length.
  • the TFT is formed on top of the field oxide of the structure 30 so that it will not interfere with standard spacer oxide etch and transistor formation in the substrate.
  • active region 32 and isolation region 34 adjacent to the active region 23 are accomplished.
  • Active and isolation definition may be followed by an optional buried contact formation well known in the art; a buried contact mask/implant is followed by forming the buried contact opening.
  • a shared contact may also be used, in which case a first layer of poly (poly-1) would be deposited directly after the gate oxide growth and pattern.
  • the layout with a shared contact may use slightly more area. Referring to FIG.
  • gate 36 may be formed in a standard way, e.g., by depositing polysilicon at approximately 620° C., at a thickness of approximately 1000 to 2000 ⁇ , then Phosphorous (POCI) deposition and drive-in (e.g. at 900° C. for approximately 30 minutes) or implantation (e.g. P31 at a dosage of approximately 1-10e15 at an energy level of approximately 30-50 keV), followed by an anneal for approximately 30 minutes at approximately 800°-900° C.
  • POCI Phosphorous
  • a polycide layer is usually deposited on top or created by the salicide (self-aligned silicide) process.
  • the gate polycide should be WSi2 (Tungsten Silicide) rather than TaSi2 (Tantalum Silicide) in order to avoid extrusions.
  • the thickness of polycide may be about 1000 to 2000 ⁇ .
  • Polycide or salicide formation would be followed by an etching step.
  • gate poly layer 36 and isolation region 34 of structure 30 is subjected to N-/P-implantation using the appropriate masks.
  • N- dopant is e.g., Phosphorous at a dosage of approximately 1-10e13 at an energy level of approximately 25-45 keV and P- dopant is e.g., BF2, at a dosage of approximately 1-10e13 at an energy level of approximately 30-50 keV, or B11. Only N- implantation will be carried out in the cell area and therefore, the masking steps are not shown in the accompanying figures.
  • nitride liner 38 is deposited over an end of the gate poly layer 36 and a portion of the isolation region 34 and subsequently patterned. Referring to FIG. 17 , Nitride liner 38 is subsequently deposited approximately 100-300 ⁇ thick at a deposition rate of approximately 10-100 ⁇ /minute to protect the underlying field oxide from overetch during the oxide spacer removal. The nitride liner next be patterned if it is unwanted underneath the oxide spacer in the bulk transistor regions created at a later stage. The mask used for this optional patterning is shown in FIG. 25 . Depositing Nitride liner 38 is an optional step which provides protection against subsequent oxide spacer overetching.
  • Oxide spacer 40 is formed by depositing a spacer oxide layer followed by etching to form oxide spacer 40 adjacent to the end of gate poly layer 36 .
  • Oxide spacer 40 is deposited as a single- or double-layer, depending on the kind of poly-1 gate 36 used: WSi2 or TaSi2, e.g. from TEOS, at approximately 700° C. at a fast deposition rate of approximately 50-250 ⁇ /minute. This is followed by a standard spacer oxide etch to form a spacer.
  • N+ implant may be Arsenic followed by Phosphorous at dosages of 1-10e15 and 1-10e14, respectively, and energies of approximately 30-50 keV, such as is known in the art, depending on the design rules and the desired final electrical properties of the circuitry.
  • P+ implant is BF2 or Boron at dosages of 1-10e15 and appropriate energies, such as 30 keV, again depending on the desired junction depth/drive current, etc.
  • the mask layers corresponding to the process steps shown and described in conjunction with FIGS. 15-17 are shown in FIG. 18 . Both the poly-1 gate layer 36 and the active region 32 are shown.
  • an IPO (Inter-Poly Oxide) layer 42 may be deposited over poly gate layer 36 and the isolation region 34 as shown. This is an optional but recommended process step. Otherwise, the thin TFT gate oxide isolates poly-1 from poly-2; however, such isolation may prove insufficient.
  • the thick IPO oxide layer 42 and the spacer 40 now must be locally removed from the regions where the polysilicon spacer will be formed to act as TFT channel.
  • a portion of the IPO oxide layer 42 and spacer 42 will be removed to form an opening 43 in IPO oxide layer 42 over isolation region 34 adjacent to the end of poly gate layer 36 .
  • a mask for that purpose is shown in FIG. 18 .
  • the etch would stop at nitride liner 38 .
  • the nitride liner 38 can now be removed (an optional process step), depending on the desired target thickness of the TFT gate oxide.
  • a dry or wet strip process should easily be sufficient to remove the nitride liner 38 , due to the thinness of nitride liner 38 .
  • TFT channel polysilicon layer 46 is deposited over TFT gate oxide layer 44 . This is followed by depositing Tantalum (Ta) over TFT channel poly layer 46 in order to decrease series resistance; the Ta, everywhere except on voltage supply lines Vss and Vcc, is subsequently etched away using a mask.
  • Ta Tantalum
  • a TaSi2 layer may then be formed by RTA (Rapid Thermal Anneal) where Ta has been deposited.
  • RTA Rapid Thermal Anneal
  • Vss and Vcc supply lines allow for reduced series resistance.
  • TFT channel poly layer 46 is patterned. Referring to FIG. 23 , TFT channel poly layer 46 is then etched to create poly spacer 48 a and a second, parasitic (unwanted) spacer 48 b, referred to as a stringer.
  • any stringers are removed through an additional masking step. Thus stringer 48 b is removed.
  • TFT VT threshold voltage
  • a source/drain mask and a source/drain implant are performed either at this stage, or earlier, immediately preceding the Ta deposition. Additional, standard post-TFT process steps are performed as desired. These additional process steps may be done to help protect or encapsulate the TFT. For instance, the steps outlined above may be followed by standard planarization processing.
  • the TFT spacer structure 30 of the second preferred embodiment is also illustrated in the top view mask layouts of FIG. 25 .
  • the second embodiment of the present invention offers other desirable features.
  • the simultaneously salicided Vss and Vcc voltage supply lines of the second preferred embodiment allow for reduced series resistance. Additionally the TFT source (P+) connected to the pull-down gate (N+) through the TaSi or WSi layer ensures that there is no problematic N+/P+ parasitic junction.

Abstract

The cross-sectional area of a thin-film transistor (TFT) is decreased in order to minimize bitline to supply leakage of the TFT. This is accomplished by utilizing a spacer etch process to manufacture a TFT having a very narrow and thin channel in a controllable manner. The spacer dimensions of the TFT may be adjusted by simply modifying the thicknesses of the poly gate and the channel poly. The channel thickness is limited by the thickness of the deposited channel polysilicon which may be as thin as approximately 300 Å to 500 Å, and the channel width of the TFT corresponds to the height of the spacer etched along the polysilicon gate of the device which may be as small as approximately 0.15 to 0.25 μm.

Description

This application is a continuation application of U.S. patent application Ser. No. 09/334,877, filed Jun. 17, 1999, and is now abandoned, which is a reissue of U.S. patent application Ser. No. 08/521,709, filed Aug. 31, 1995, which is now U.S. Pat. No. 5,640,023, issued Jun. 17, 1997.
BACKGROUND OF THE INVENTION
The present invention relates generally to integrated circuit memory devices, and more specifically to integrated circuit memory devices which employ thin-film transistor (TFT) technology.
Thin-film transistors (TFTs) are becoming the load devices of choice in many integrated circuit memory devices, particularly in static random access memory (SRAM) cells. TFTs are superior to standard polysilicon resistor load devices, in that TFTs have an inherently lower OFF current—an advantage which is particularly relevant in low—and zeropower SRAM applications which feature extended battery operation. In spite of this advantage, however, the bitline to supply (Vcc) leakage of TFTs designed and fabricated in state-of-the-art technology is still too significant to enable battery operation of high-density memory devices, such as SRAMs, over an extended period of time.
The most common approach taken to reduce this bitline to supply leakage has been to reduce the cross-sectional area of the TFT channel, such that the TFT channel is made as thin and as narrow as possible. To this end, technologies which are capable of depositing extremely thin polysilicon layers, having a thickness of approximately 100 Å for instance, have been developed. Unfortunately, the resultant polysilicon grain size of these layers is also very small. Alternately, the width of a TFT of a memory cell may be made much smaller than any other critical dimension (CD) in the circuit. Thus, there are currently available products which feature TFTs having channel widths of 0.3 to 0.4 μm wide while all other CDs are 0.5 μm or larger. As would be anticipated, this difference between the width dimension and other CDs of the memory device places considerable pressure on the photolithography aspect of manufacturing and thus makes manufacturing of a device using such geometries very difficult. Additionally, there are processes which fully enclose the TFT channel by the device gate. This results in process complications which do not render a viable manufacturing approach.
SUMMARY OF THE INVENTION
It would be advantageous in the art to minimize bitline to supply (Vcc) leakage of thin-film transistors (TFTs).
It would further be advantageous in the art to be able to reduce the cross-sectional area of a TFT channel in order to minimize bitline to supply (Vcc) leakage of a thin-film transistor (TFT).
Therefore, according to the present invention, the cross-sectional area of a thin-film transistor (TFT) is decreased in order to minimize bitline to supply leakage of the TFT. This is accomplished by utilizing a spacer etch process to manufacture a TFT having a very narrow and thin channel in a controllable manner. The spacer dimensions of the TFT may be adjusted by simply modifying the thicknesses of the poly gate and the channel poly. The channel thickness is limited by the thickness; of deposited channel polysilicon which may be as thin as approximately 300 Å to 500 Å, and the channel width of the TFT corresponds to the height of the spacer etched along the polysilicon gate of the device which may be as small as approximately 0.15 to 0.25 μm.
A first preferred embodiment of the present invention employs at least two polysilicon layers to effect a spacer etch process which allows the cross-sectional area of a transistor channel of a TFT to be minimized in a controllable manner, thereby reducing the bitline to voltage supply leakage of the TFT. The first preferred embodiment provides planarization as an option. A second preferred embodiment of the present invention also utilizes a spacer etch process by selective etching a poly spacer of a spacer-TFT load structure formed around a first poly gate layer in order to achieve the desired channel length. The second preferred embodiment offers the advantage of requiring just two polysilicon layers; planarization is not required.
BRIEF DESCRIPTION OF THE DRAWINGS
The novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as a preferred mode of use, and further objects and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein:
FIG. 1-12 illustrate the cross-sectional views of the processing steps required for manufacturing a TFT structure, according to a first preferred embodiment of the present invention;
FIG. 13 illustrates the mask layout, showing cross-sectional area of a TFT channel, of a conventional TFT structure;
FIG. 14 illustrates the mask layout, showing cross-sectional area of a TFT structure, according to the first preferred embodiment of the present invention;
FIGS. 15-24 illustrate the cross-sectional views of the processing steps required for manufacturing a TFT structure, according to a second preferred embodiment of the present invention;
FIG. 18 illustrates a mask layout of a TFT structure, according to the second preferred embodiment of the present invention; and
FIG. 25 illustrates a mask layout of a TFT structure, according to the second preferred embodiment of the present invention.
DESCRIPTION OF THE INVENTION
The present invention utilizes a spacer etch process to make the transistor channel of the TFT both very narrow and thin in a controllable manner. The channel thickness is limited by the thickness of the deposited channel polysilicon which may be as small as approximately 300 to 500 Å, and the channel width corresponds to the height of the spacer etched along the polysilicon gate of the device. The height of the spacer may only be approximately 0.15 to 0.25 μm. These geometries possible with the present invention represent an improvement of more than two times the capabilities of the optical lithographic techniques used to manufacture standard products. The spacer dimensions of the TFT may be adjusted by simply modifying the thickness of the poly gate and the channel poly.
A first preferred embodiment of the present invention produces a TFT device having a channel that is both very narrow and thin, resulting in a small cross sectional area of the TFT channel such that bitline to supply leakage is dramatically reduced. FIGS. 1-14 illustrate the method and structure of the first preferred embodiment of the present invention.
Prior to formation of the TFT, standard layer deposition and etching of contacts for an integrated circuit device well known in the art is performed. These standard process steps typically involve the formation of one or two polysilicon (poly) layers on top of a silicon substrate where the integrated circuit memory device will be formed. Following these standard steps, planarization of the device substrate 12, as shown in the TFT structure 10 of FIG. 1, is performed. Planarization of device substrate 12 shown in FIG. 1 is an optional step. However, planarization may be desirable in order to provide a planar base for the TFT such that the formation of stringers is avoided. TFT poly gate layer 14, having a thickness of approximately 1500 Å to 2500 Å thick, is formed over substrate 12 as shown in FIG. 2. TFT poly gate layer 14 is formed by deposition of a typically conductive material such as polycrystalline or amorphous silicon which may be recrystallized at a later stage. The deposition rate of TFT poly gate layer 14 depends on the temperature at which it is deposited, which may vary from approximately 520° C. to 620° C. depending on the preferred structure of the deposited material. TFT poly gate 14 layer is then subjected to a pattern and etch step, as shown in FIG. 3, to form TFT poly gate 15.
Referring to FIG. 4, deposition of gate oxide layer 16 having a thickness of approximately 100-300 Å is performed on top of TFT poly gate 15 and substrate 12. Gate oxide layer 16 may be Tetra-Ethyl Ortho Silicate (TEOS) or other gate oxide material such as High-Temperature Oxide (HTO). The deposition rate of gate oxide layer 16 is approximately 10 Å/minute to 100 Å/minute. Next, as shown in FIG. 5, a nitride deposition step is performed. Approximately 100-300 Å of nitride; deposited over gate oxide layer 16 at a deposition rate of approximately 10 Å/minute to 100 Å/minute and serves as an overetch protectorate in order to avoid the formation of stringers during subsequent etching steps. This nitride deposition is an optional process step and may not be necessary where the formation of stringers is not a concern.
Next, the TFT channel is developed. Referring to FIG. 6, a TFT channel amorphous silicon deposition step is performed. Approximately, 200 Å to 500 Å of TFT channel amorphous silicon 20 is deposited over nitride 18. The deposition of TFT channel amorphous silicon 20 may take place under similar conditions to those specified for the formation of TFT poly gate 14. Deposition of TFT channel amorphous silicon 20 would usually be followed by recrystallization annealing of TFT channel amorphous silicon 20 at approximately 550° C. to 700° C. for approximately 8 hours in order to form a polysilicon layer 20 with adequate grain size. For instance, the typical recrystallization anneal step may occur at 600° C. for 24 hours. If the grain size is not critical, 200 Å to 500 Å of TFT channel polysilicon 20 may be deposited over nitride 18 and the recrystallization annealing step not performed. Referring to FIG. 7, the TFT device 10 is patterned and subjected to an anisotropic etch such that a channel 20a and a second, parasitic spacer, referred to as a stringer 20b, are formed adjacent to the side of TFT poly gate 14 as shown. Next, removal of stringers, such as stringer 20b, is accomplished through an additional masking step. This may be followed by adjustment of the TFT VT (threshold voltage) by an appropriate implant or the inherent TFT VT may be used. Thus, if it is desirable to adjust the TFT VT (threshold voltage) of the device, implantation with Phosphorous, Arsenic, or BF2 at a dosage of approximately 1-10e12 at an energy of approximately 20-40 keV may be performed. Finally, a source/drain mask and implant are performed to render the memory device 10 of FIG. 8. Additionally, standard post-TFT process steps are performed as desired. These additional process steps may include steps calculated to protect or encapsulate the TFT.
The final TFT structure 10 of FIG. 8 is quite different from the prior art TFT structure, a top view of which is illustrated in FIG. 9. The top view layout of FIG. 9 is typical for TFTs in an SRAM or other integrated circuit memory device. The advantages of the present invention become obvious when the prior art FIG. 9 is contrasted with a top view of the TFT of the present invention shown in FIG. 10. The TFT channel of the present invention of FIG. 10 has a smaller cross-sectional area than the prior art TFT channel of FIG. 9. The TFT channel of the present invention is much narrower and thinner than the TFT channel of the prior art. This smaller cross-sectional area has the effect of reducing the bitline to voltage supply (Vcc) leakage. Very small bitline to voltage supply leakage is important in order to achieve battery operation of integrated circuit memory devices, such as high-density SRAMs, over an extended period of time.
Referring to FIG. 11, mask alignment between the channel poly mask and the poly gate mask which corresponds to the TFT poly gate deposition of FIG. 2 is shown. After the TFT channel poly pattern step, the TFT channel will be etched and spacers, as well as stringers, will be formed along the edge of the TFT gate. As shown in FIG. 12, these unwanted spacers, or stringers, will then be removed using a separate masking step indicated by the dashed lines.
An understanding of the first preferred embodiment of the present invention is further aided by comparing the cross-sectional view of a conventional TFT structure of FIG. 13 with the cross-sectional view of the present invention shown in FIG. 14. The cross-sectional area of the conventional TFT channel is shown as approximately 0.3 to 0.5 μm by approximately 300 to 500 Å, requiring special lithography tools, as mentioned above. The cross-sectional area of the TFT channel of the first embodiment of the present invention is much smaller and is approximately 0.15 to 0.2 μm approximately 300 to 500 Å. This is achieved without any lithography-related constraints.
The process steps and structure of the first preferred embodiment of the present invention, represented in FIGS. 1-14, illustrate a TFT device having a channel that is both very narrow and thin. However, the first preferred embodiment of the present invention requires at least two poly layers: one or two poly layers formed in the standard process steps which are performed prior to the optional planarization of FIG. 1 and the TFT gate poly deposition illustrated in FIG. 2. Referring to FIGS. 15-25, a second preferred embodiment of the present invention which requires just two poly layers and no planarization is shown. The TFT structure 30 of the second preferred embodiment features a poly spacer of a spacer-TFT load structure which is formed around the first poly (gate) layer and selectively etched to provide the necessary channel length. The TFT is formed on top of the field oxide of the structure 30 so that it will not interfere with standard spacer oxide etch and transistor formation in the substrate.
Several standard process steps are first performed before the TFT spacer definition occurs. First, referring to FIG. 15, definition of active region 32 and isolation region 34 adjacent to the active region 23 is accomplished. Active and isolation definition may be followed by an optional buried contact formation well known in the art; a buried contact mask/implant is followed by forming the buried contact opening. Alternately, depending on the layout preference, a shared contact may also be used, in which case a first layer of poly (poly-1) would be deposited directly after the gate oxide growth and pattern. The layout with a shared contact may use slightly more area. Referring to FIG. 16, gate 36 may be formed in a standard way, e.g., by depositing polysilicon at approximately 620° C., at a thickness of approximately 1000 to 2000 Å, then Phosphorous (POCI) deposition and drive-in (e.g. at 900° C. for approximately 30 minutes) or implantation (e.g. P31 at a dosage of approximately 1-10e15 at an energy level of approximately 30-50 keV), followed by an anneal for approximately 30 minutes at approximately 800°-900° C.
To reduce the poly resistance, a polycide layer is usually deposited on top or created by the salicide (self-aligned silicide) process. The gate polycide should be WSi2 (Tungsten Silicide) rather than TaSi2 (Tantalum Silicide) in order to avoid extrusions. The thickness of polycide may be about 1000 to 2000 Å. Polycide or salicide formation would be followed by an etching step. Following the formation of gate poly layer 36 of FIG. 16, gate poly layer 36 and isolation region 34 of structure 30 is subjected to N-/P-implantation using the appropriate masks. N- dopant is e.g., Phosphorous at a dosage of approximately 1-10e13 at an energy level of approximately 25-45 keV and P- dopant is e.g., BF2, at a dosage of approximately 1-10e13 at an energy level of approximately 30-50 keV, or B11. Only N- implantation will be carried out in the cell area and therefore, the masking steps are not shown in the accompanying figures.
Following the N-/P- implantation, nitride liner 38 is deposited over an end of the gate poly layer 36 and a portion of the isolation region 34 and subsequently patterned. Referring to FIG. 17, Nitride liner 38 is subsequently deposited approximately 100-300 Å thick at a deposition rate of approximately 10-100 Å/minute to protect the underlying field oxide from overetch during the oxide spacer removal. The nitride liner next be patterned if it is unwanted underneath the oxide spacer in the bulk transistor regions created at a later stage. The mask used for this optional patterning is shown in FIG. 25. Depositing Nitride liner 38 is an optional step which provides protection against subsequent oxide spacer overetching. Next, Oxide spacer 40 is formed by depositing a spacer oxide layer followed by etching to form oxide spacer 40 adjacent to the end of gate poly layer 36. Oxide spacer 40 is deposited as a single- or double-layer, depending on the kind of poly-1 gate 36 used: WSi2 or TaSi2, e.g. from TEOS, at approximately 700° C. at a fast deposition rate of approximately 50-250 Å/minute. This is followed by a standard spacer oxide etch to form a spacer.
The bulk transistor formation now needs to be completed by N+ and P+ implants using the appropriate masks; again, P+ implantation occurs only in the periphery of the cell area and thus the masks are not shown on the drawings. N+ implant may be Arsenic followed by Phosphorous at dosages of 1-10e15 and 1-10e14, respectively, and energies of approximately 30-50 keV, such as is known in the art, depending on the design rules and the desired final electrical properties of the circuitry. P+ implant is BF2 or Boron at dosages of 1-10e15 and appropriate energies, such as 30 keV, again depending on the desired junction depth/drive current, etc. The mask layers corresponding to the process steps shown and described in conjunction with FIGS. 15-17 are shown in FIG. 18. Both the poly-1 gate layer 36 and the active region 32 are shown.
Referring to FIG. 19, to isolate the first-poly gate layer 36 pattern from the overlying second poly layer (especially the word line from voltage supply Vcc), an IPO (Inter-Poly Oxide) layer 42 may be deposited over poly gate layer 36 and the isolation region 34 as shown. This is an optional but recommended process step. Otherwise, the thin TFT gate oxide isolates poly-1 from poly-2; however, such isolation may prove insufficient.
Referring to FIG. 20, the thick IPO oxide layer 42 and the spacer 40 now must be locally removed from the regions where the polysilicon spacer will be formed to act as TFT channel. Thus, a portion of the IPO oxide layer 42 and spacer 42 will be removed to form an opening 43 in IPO oxide layer 42 over isolation region 34 adjacent to the end of poly gate layer 36. A mask for that purpose is shown in FIG. 18. In the field oxide region, the etch would stop at nitride liner 38. There would also be an opening for the shared contact. The nitride liner 38 can now be removed (an optional process step), depending on the desired target thickness of the TFT gate oxide. A dry or wet strip process should easily be sufficient to remove the nitride liner 38, due to the thinness of nitride liner 38.
Next, process steps necessary to form a polysilicon spacer for a TFT, according to the second preferred embodiment of the present invention, are performed. Referring to FIG. 21, Oxide is deposited over poly gate 36, IPO oxide layer 42, and opening 43 to form TFT gate oxide layer 44. Next, a shared contact opening is formed as shown in FIG. 22. TFT channel polysilicon layer 46 is deposited over TFT gate oxide layer 44. This is followed by depositing Tantalum (Ta) over TFT channel poly layer 46 in order to decrease series resistance; the Ta, everywhere except on voltage supply lines Vss and Vcc, is subsequently etched away using a mask. A TaSi2 layer may then be formed by RTA (Rapid Thermal Anneal) where Ta has been deposited. The simultaneously salicided Vss and Vcc supply lines allow for reduced series resistance. Finally, TFT channel poly layer 46 is patterned. Referring to FIG. 23, TFT channel poly layer 46 is then etched to create poly spacer 48a and a second, parasitic (unwanted) spacer 48b, referred to as a stringer. Next, as shown in FIG. 24, any stringers are removed through an additional masking step. Thus stringer 48b is removed. This may be followed by a TFT VT (threshold voltage) implant of the device with Phosphorous, Arsenic, or BF2 at a dosage of 1-10e11 and an energy of approximately 30-40 keV, Finally, a source/drain mask and a source/drain implant are performed either at this stage, or earlier, immediately preceding the Ta deposition. Additional, standard post-TFT process steps are performed as desired. These additional process steps may be done to help protect or encapsulate the TFT. For instance, the steps outlined above may be followed by standard planarization processing. The TFT spacer structure 30 of the second preferred embodiment is also illustrated in the top view mask layouts of FIG. 25.
In addition to utilizing only two poly layers rather than three poly layers and not requiring planarization, the second embodiment of the present invention offers other desirable features. The simultaneously salicided Vss and Vcc voltage supply lines of the second preferred embodiment allow for reduced series resistance. Additionally the TFT source (P+) connected to the pull-down gate (N+) through the TaSi or WSi layer ensures that there is no problematic N+/P+ parasitic junction.
While the invention has been particularly shown and described with reference to a preferred embodiment, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention.

Claims (24)

1. A thin-film transistor (TFT) structure having a reduced cross-sectional channel area in order to minimize bitline to supply leakage of the TFT, comprising:
a substrate;
a TFT polysilicon gate formed on top of the substrate;
a gate oxide layer formed over the substrate and the TFT polysilicon gate;
a TFT polysilicon channel formed adjacent to a side of the TFT polysilicon gate, wherein the TFT polysilicon channel has a channel thickness which is limited by the thickness of a deposited channel polysilicon layer which has been selectively removed leaving only the TFT polysilicon channel and wherein the TFT polysilicon channel has a channel width that corresponds to the height of the TFT polysilicon channel etched along the TFT polysilicon gate.
2. The structure of claim 1, wherein the channel thickness is approximately 300 to 500 Å and the channel width is approximately 0.15 to 0.25 μm.
3. The structure of claim 1, wherein the channel thickness and the channel width of the TFT polysilicon channel are adjusted by modifying the thickness of the TFT polysilicon gate.
4. A thin-film transistor (TFT) structure having a reduced cross-sectional channel area in order to minimize bitline to supply leakage of the TFT, comprising:
an isolation region adjacent to an active region;
a polysilicon gate region formed over the active region and a first portion of the isolation region, wherein the active region is adjacent to the first portion of the isolation region;
a first oxide layer formed over a first portion of the active region and over a second portion of the isolation region;
an opening formed in the first oxide layer over a third portion of the isolation region adjacent to an end of the polysilicon gate region;
a second oxide layer formed over the first oxide layer, the polysilicon gate region, and the opening formed in the first oxide layer; and
a TFT polysilicon channel formed in the opening of the first oxide layer adjacent to the end of the polysilicon gate region, wherein the TFT polysilicon channel has a channel thickness which is limited by the thickness of a deposited channel polysilicon layer which has been selectively removed.
5. The structure of claim 4, wherein the channel thickness is approximately 300 to 500 Å and a channel width of the TFT polysilicon channel is approximately 0.15 to 0.25 μm.
6. The structure of claim 4, wherein the channel thickness and the channel width of the TFT polysilicon channel are adjusted by modifying the thickness of the polysilicon gate region.
7. A thin-film transistor structure comprising
a substrate;
a gate disposed on the substrate;
a gate insulator layer disposed on the substrate and the gate; and
a channel formed adjacent to a side of the gate, wherein the channel has a channel thickness which is limited by the thickness of a deposited channel layer which has been selectively removed leaving only the channel and wherein the channel has a channel width that corresponds to the height of the channel etched along the gate.
8. The thin-film transistor structure of claim 7 wherein the channel thickness is approximately 300 to 500 Å and the channel width is approximately 0.15 to 0.25 μm.
9. The thin-film transistor structure of claim 7 , wherein the channel thickness and the channel width of the channel are adjusted by modifying the thickness of the deposited channel layer and of the gate respectively.
10. The thin-film transistor structure of claim 7 wherein the channel is formed from silicon.
11. The thin-film transistor structure of claim 7 wherein the channel is formed from amorphous silicon.
12. A thin-film transistor structure comprising:
an isolation region adjacent to an active region;
a gate region formed over the active region and a first portion of the isolation region, wherein the active region is adjacent to the first portion of the isolation region;
a first insulator layer formed over a first portion of the active region and over a second portion of the isolation region;
an opening formed in the first insulator layer over a third portion of the isolation region adjacent to an end of the gate region;
a second insulator layer formed over the first insulator layer, the gate region, and the opening formed in the first insulator layer; and
a channel formed in the opening of the first insulator layer adjacent to the end of the gate region, wherein the channel has a channel thickness which is limited by the thickness of a deposited channel layer which has been selectively removed.
13. The structure of claim 12, wherein the channel thickness is approximately 300 to 500 Å and a channel width of the channel is approximately 0.15 to 0.25 μm.
14. The thin-film transistor structure of claim 12 , wherein the channel thickness and the channel width of the channel are adjusted by modifying the thickness of the deposited channel layer and of the gate respectively.
15. The thin-film transistor structure of claim 12 wherein the channel is formed from silicon.
16. The thin-film transistor structure of claim 12 wherein the channel is formed from amorphous silicon.
17. A thin-film transistor structure comprising:
a substrate;
a gate disposed on the substrate;
a gate insulator layer disposed on the substrate and the gate; and
an amorphous silicon channel formed adjacent to a side of the gate, wherein the channel has a channel thickness which is limited by the thickness of a deposited channel layer which has been selectively removed leaving only the channel.
18. The transistor of claim 17 wherein the substrate comprises a semiconductor material.
19. The transistor of claim 17 wherein:
the gate has a gate height; and
the channel has a height equal or approximately equal to the gate height.
20. A transistor, comprising:
an isolation region;
a gate disposed on the isolation region and having a side wall;
a gate insulator disposed on the side wall of the gate; and
an amorphous silicon channel disposed on the isolation region adjacent to the side wall of the gate, wherein the channel has a channel thickness which is limited by the thickness of a deposited channel layer which has been selectively removed leaving only the channel.
21. The transistor of claim 20 wherein the isolation region comprises an insulator material.
22. The transistor of claim 20 wherein:
the gate insulator is disposed on a portion of the isolation region adjacent to the side wall of the gate; and
the channel is disposed on the gate insulator.
23. A semiconductor structure, comprising:
a semiconductor substrate having an active region;
an isolation insulator disposed on the substrate adjacent to the active region;
a transistor gate disposed on the active region and on the isolation insulator and having a side wall disposed over the isolation region;
a first insulator layer disposed on the side wall of the gate; and
a channel disposed on the isolation insulator adjacent to the side wall of the gate.
24. The semiconductor structure of claim 23, further comprising a second insulator layer disposed on the gate.
US09/968,977 1995-08-31 1999-10-29 Spacer-type thin-film polysilicon transistor for low-power memory devices Expired - Lifetime USRE41068E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/968,977 USRE41068E1 (en) 1995-08-31 1999-10-29 Spacer-type thin-film polysilicon transistor for low-power memory devices

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US08/521,709 US5640023A (en) 1995-08-31 1995-08-31 Spacer-type thin-film polysilicon transistor for low-power memory devices
US33487799A 1999-06-17 1999-06-17
US09/968,977 USRE41068E1 (en) 1995-08-31 1999-10-29 Spacer-type thin-film polysilicon transistor for low-power memory devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/521,709 Reissue US5640023A (en) 1995-08-31 1995-08-31 Spacer-type thin-film polysilicon transistor for low-power memory devices

Publications (1)

Publication Number Publication Date
USRE41068E1 true USRE41068E1 (en) 2010-01-05

Family

ID=24077817

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/521,709 Ceased US5640023A (en) 1995-08-31 1995-08-31 Spacer-type thin-film polysilicon transistor for low-power memory devices
US08/644,078 Expired - Lifetime US5804472A (en) 1995-08-31 1996-05-09 Method of making spacer-type thin-film polysilicon transistor for low-power memory devices
US09/968,977 Expired - Lifetime USRE41068E1 (en) 1995-08-31 1999-10-29 Spacer-type thin-film polysilicon transistor for low-power memory devices

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/521,709 Ceased US5640023A (en) 1995-08-31 1995-08-31 Spacer-type thin-film polysilicon transistor for low-power memory devices
US08/644,078 Expired - Lifetime US5804472A (en) 1995-08-31 1996-05-09 Method of making spacer-type thin-film polysilicon transistor for low-power memory devices

Country Status (2)

Country Link
US (3) US5640023A (en)
JP (1) JP4275200B2 (en)

Families Citing this family (29)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6773971B1 (en) * 1994-07-14 2004-08-10 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device having lightly-doped drain (LDD) regions
US6906383B1 (en) 1994-07-14 2005-06-14 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of manufacture thereof
KR0170311B1 (en) * 1995-06-23 1999-02-01 김광호 Static random access memory and its fabrication
US5751630A (en) * 1996-08-29 1998-05-12 Micron Technology, Inc. SRAM cell employing substantially vertically elongated pull-up resistors
US5699292A (en) * 1996-01-04 1997-12-16 Micron Technology, Inc. SRAM cell employing substantially vertically elongated pull-up resistors
US6063676A (en) * 1997-06-09 2000-05-16 Integrated Device Technology, Inc. Mosfet with raised source and drain regions
US6043129A (en) * 1997-06-09 2000-03-28 Integrated Device Technology, Inc. High density MOSFET with raised source and drain regions
US6140684A (en) * 1997-06-24 2000-10-31 Stmicroelectronic, Inc. SRAM cell structure with dielectric sidewall spacers and drain and channel regions defined along sidewall spacers
US6271568B1 (en) * 1997-12-29 2001-08-07 Utmc Microelectronic Systems Inc. Voltage controlled resistance modulation for single event upset immunity
US6242354B1 (en) 1998-02-12 2001-06-05 National Semiconductor Corporation Semiconductor device with self aligned contacts having integrated silicide stringer removal and method thereof
US6004878A (en) * 1998-02-12 1999-12-21 National Semiconductor Corporation Method for silicide stringer removal in the fabrication of semiconductor integrated circuits
US6191446B1 (en) 1998-03-04 2001-02-20 Advanced Micro Devices, Inc. Formation and control of a vertically oriented transistor channel length
US6656779B1 (en) * 1998-10-06 2003-12-02 Semiconductor Energy Laboratory Co., Ltd. Semiconductor apparatus having semiconductor circuits made of semiconductor devices, and method of manufacture thereof
US6392302B1 (en) * 1998-11-20 2002-05-21 Micron Technology, Inc. Polycide structure and method for forming polycide structure
US6188107B1 (en) * 1999-01-07 2001-02-13 Advanced Micro Devices, Inc. High performance transistor fabricated on a dielectric film and method of making same
DE10219361B4 (en) * 2002-04-30 2008-04-30 Advanced Micro Devices, Inc., Sunnyvale A semiconductor device having an improved local interconnect structure and a method of making such an element
JP4674544B2 (en) * 2005-12-27 2011-04-20 セイコーエプソン株式会社 Manufacturing method of electro-optical device
US8786396B2 (en) 2008-09-17 2014-07-22 Stmicroelectronics Pte. Ltd. Heater design for heat-trimmed thin film resistors
US8242876B2 (en) 2008-09-17 2012-08-14 Stmicroelectronics, Inc. Dual thin film precision resistance trimming
US8558654B2 (en) 2008-09-17 2013-10-15 Stmicroelectronics (Grenoble 2) Sas Vialess integration for dual thin films—thin film resistor and heater
US8659085B2 (en) 2010-08-24 2014-02-25 Stmicroelectronics Pte Ltd. Lateral connection for a via-less thin film resistor
US8400257B2 (en) 2010-08-24 2013-03-19 Stmicroelectronics Pte Ltd Via-less thin film resistor with a dielectric cap
US8436426B2 (en) 2010-08-24 2013-05-07 Stmicroelectronics Pte Ltd. Multi-layer via-less thin film resistor
US8927909B2 (en) 2010-10-11 2015-01-06 Stmicroelectronics, Inc. Closed loop temperature controlled circuit to improve device stability
US8809861B2 (en) 2010-12-29 2014-08-19 Stmicroelectronics Pte Ltd. Thin film metal-dielectric-metal transistor
US9159413B2 (en) 2010-12-29 2015-10-13 Stmicroelectronics Pte Ltd. Thermo programmable resistor based ROM
US8981527B2 (en) * 2011-08-23 2015-03-17 United Microelectronics Corp. Resistor and manufacturing method thereof
US8526214B2 (en) 2011-11-15 2013-09-03 Stmicroelectronics Pte Ltd. Resistor thin film MTP memory
CN105390534B (en) * 2015-10-28 2018-07-17 武汉华星光电技术有限公司 The manufacturing method of low-temperature polysilicon film transistor

Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4554572A (en) * 1983-06-17 1985-11-19 Texas Instruments Incorporated Self-aligned stacked CMOS
US4924279A (en) * 1983-05-12 1990-05-08 Seiko Instruments Inc. Thin film transistor
US5039622A (en) * 1988-03-11 1991-08-13 Nec Corporation Method for manufacturing a thin-film transistor operable at high voltage
US5155054A (en) * 1989-09-28 1992-10-13 Oki Electric Industry Co., Ltd. Method of manufacturing a semiconductor MOSFET having a projection T-shaped semiconductor portion
US5173754A (en) * 1992-02-03 1992-12-22 Micron Technology, Inc. Integrated circuit device with gate in sidewall
US5281843A (en) * 1990-06-22 1994-01-25 Kabushiki Kaisha Toshiba Thin-film transistor, free from parasitic operation
US5283455A (en) * 1991-08-09 1994-02-01 Mitsubishi Denki Kabushiki Kaisha Thin film field effect element having an LDD structure
US5309010A (en) * 1991-05-27 1994-05-03 Nec Corporation Semiconductor device having improved thin film transistors
US5391505A (en) * 1993-11-01 1995-02-21 Lsi Logic Corporation Active device constructed in opening formed in insulation layer and process for making same
US5391506A (en) * 1992-01-31 1995-02-21 Kawasaki Steel Corporation Manufacturing method for semiconductor devices with source/drain formed in substrate projection.
US5403763A (en) * 1990-07-26 1995-04-04 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a vertical channel FET
US5411905A (en) * 1994-04-29 1995-05-02 International Business Machines Corporation Method of making trench EEPROM structure on SOI with dual channels
US5418393A (en) * 1993-11-29 1995-05-23 Motorola, Inc. Thin-film transistor with fully gated channel region
US5432102A (en) * 1994-05-12 1995-07-11 Goldstar Electron Co., Ltd Method of making thin film transistor with channel and drain adjacent sidewall of gate electrode
US5459088A (en) * 1993-08-09 1995-10-17 Goldstar Electron Co., Ltd. Method for making a thin film transistor
US5466619A (en) * 1994-02-01 1995-11-14 Goldstar Electron Co., Ltd. Method for fabricating a thin film transistor
US5547883A (en) * 1994-07-21 1996-08-20 Lg Semicon Co., Ltd. Method for fabricating thin film transistor
US5656511A (en) * 1989-09-04 1997-08-12 Canon Kabushiki Kaisha Manufacturing method for semiconductor device
US5821585A (en) * 1993-09-29 1998-10-13 Mitsubishi Denki Kabushiki Kaisha Thin film transistor and manufacturing method thereof
US5918115A (en) * 1991-04-23 1999-06-29 Canon Kabushiki Kaisha Method of manufacturing a surrounding gate type MOSFET
US6188085B1 (en) * 1993-06-10 2001-02-13 Mitsubishi Denki Kabushiki Kaisha Thin film transistor and a method of manufacturing thereof
US6242777B1 (en) * 1982-04-13 2001-06-05 Seiko Epson Corporation Field effect transistor and liquid crystal devices including the same
US20040178446A1 (en) * 1994-02-09 2004-09-16 Ravishankar Sundaresan Method of forming asymmetrical polysilicon thin film transistor

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR940006273A (en) * 1992-06-20 1994-03-23 오가 노리오 Static RAM (SRAM) device and manufacturing method thereof
US5510278A (en) * 1994-09-06 1996-04-23 Motorola Inc. Method for forming a thin film transistor
US5600153A (en) * 1994-10-07 1997-02-04 Micron Technology, Inc. Conductive polysilicon lines and thin film transistors

Patent Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6242777B1 (en) * 1982-04-13 2001-06-05 Seiko Epson Corporation Field effect transistor and liquid crystal devices including the same
US4924279A (en) * 1983-05-12 1990-05-08 Seiko Instruments Inc. Thin film transistor
US4554572A (en) * 1983-06-17 1985-11-19 Texas Instruments Incorporated Self-aligned stacked CMOS
US5039622A (en) * 1988-03-11 1991-08-13 Nec Corporation Method for manufacturing a thin-film transistor operable at high voltage
US5656511A (en) * 1989-09-04 1997-08-12 Canon Kabushiki Kaisha Manufacturing method for semiconductor device
US5155054A (en) * 1989-09-28 1992-10-13 Oki Electric Industry Co., Ltd. Method of manufacturing a semiconductor MOSFET having a projection T-shaped semiconductor portion
US5281843A (en) * 1990-06-22 1994-01-25 Kabushiki Kaisha Toshiba Thin-film transistor, free from parasitic operation
US5403763A (en) * 1990-07-26 1995-04-04 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a vertical channel FET
US5918115A (en) * 1991-04-23 1999-06-29 Canon Kabushiki Kaisha Method of manufacturing a surrounding gate type MOSFET
US5309010A (en) * 1991-05-27 1994-05-03 Nec Corporation Semiconductor device having improved thin film transistors
US5283455A (en) * 1991-08-09 1994-02-01 Mitsubishi Denki Kabushiki Kaisha Thin film field effect element having an LDD structure
US5391506A (en) * 1992-01-31 1995-02-21 Kawasaki Steel Corporation Manufacturing method for semiconductor devices with source/drain formed in substrate projection.
US5173754A (en) * 1992-02-03 1992-12-22 Micron Technology, Inc. Integrated circuit device with gate in sidewall
US6188085B1 (en) * 1993-06-10 2001-02-13 Mitsubishi Denki Kabushiki Kaisha Thin film transistor and a method of manufacturing thereof
US5459088A (en) * 1993-08-09 1995-10-17 Goldstar Electron Co., Ltd. Method for making a thin film transistor
US5821585A (en) * 1993-09-29 1998-10-13 Mitsubishi Denki Kabushiki Kaisha Thin film transistor and manufacturing method thereof
US5391505A (en) * 1993-11-01 1995-02-21 Lsi Logic Corporation Active device constructed in opening formed in insulation layer and process for making same
US5418393A (en) * 1993-11-29 1995-05-23 Motorola, Inc. Thin-film transistor with fully gated channel region
US5466619A (en) * 1994-02-01 1995-11-14 Goldstar Electron Co., Ltd. Method for fabricating a thin film transistor
US20040178446A1 (en) * 1994-02-09 2004-09-16 Ravishankar Sundaresan Method of forming asymmetrical polysilicon thin film transistor
US5411905A (en) * 1994-04-29 1995-05-02 International Business Machines Corporation Method of making trench EEPROM structure on SOI with dual channels
US5432102A (en) * 1994-05-12 1995-07-11 Goldstar Electron Co., Ltd Method of making thin film transistor with channel and drain adjacent sidewall of gate electrode
US5547883A (en) * 1994-07-21 1996-08-20 Lg Semicon Co., Ltd. Method for fabricating thin film transistor

Also Published As

Publication number Publication date
US5640023A (en) 1997-06-17
JP4275200B2 (en) 2009-06-10
US5804472A (en) 1998-09-08
JPH09191112A (en) 1997-07-22

Similar Documents

Publication Publication Date Title
USRE41068E1 (en) Spacer-type thin-film polysilicon transistor for low-power memory devices
US5597751A (en) Single-side oxide sealed salicide process for EPROMs
US5739564A (en) Semiconductor device having a static-random-access memory cell
US20040075133A1 (en) Semiconductor device and its manufacturing method
JPH05259407A (en) Cmos process for decreasing number of masks and dividing polysilicon including multi-layer capacitor cell being employed in fabrication of several mega bit class dynamic random access memory
KR19980069969A (en) Semiconductor device and manufacturing method thereof
US6303432B1 (en) Method of manufacturing a semiconductor device
WO1994013009A1 (en) Transistor fabrication methods and methods of forming multiple layers of photoresist
JPH10223849A (en) Buried memory logic element utilizing automatically aligned silicide and manufacturing method thereof
US20020055229A1 (en) Split gate flash memory with virtual ground array structure and method of fabricating the same
US7919367B2 (en) Method to increase charge retention of non-volatile memory manufactured in a single-gate logic process
US7008848B2 (en) Mask ROM fabrication method
JPH04328864A (en) Manufacture of ultra-high integrated semiconductor memory device
JP3195618B2 (en) Method for manufacturing ultra-highly integrated semiconductor memory device
KR100402703B1 (en) Semiconductor device and process for manufacturing semiconductor device
US5234853A (en) Method of producing a high voltage MOS transistor
US7429762B2 (en) Semiconductor device and method of fabricating the same
JP2000252449A (en) Manufacture of semiconductor device
JP3093575B2 (en) Semiconductor device and manufacturing method thereof
US7115471B2 (en) Method of manufacturing semiconductor device including nonvolatile memory
JP3821611B2 (en) Manufacturing method of semiconductor device
US5140392A (en) High voltage mos transistor and production method thereof, and semiconductor device having high voltage mos transistor and production method thereof
JP3536469B2 (en) Method for manufacturing semiconductor device
JP2771903B2 (en) High breakdown voltage MOS transistor and method of manufacturing the same, and semiconductor device and method of manufacturing the same
US5834342A (en) Self-aligned silicidation of TFT source-drain region