US8765602B2 - Doping of copper wiring structures in back end of line processing - Google Patents

Doping of copper wiring structures in back end of line processing Download PDF

Info

Publication number
US8765602B2
US8765602B2 US13/599,256 US201213599256A US8765602B2 US 8765602 B2 US8765602 B2 US 8765602B2 US 201213599256 A US201213599256 A US 201213599256A US 8765602 B2 US8765602 B2 US 8765602B2
Authority
US
United States
Prior art keywords
layer
copper
forming
seed layer
cumn
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US13/599,256
Other versions
US20140061914A1 (en
Inventor
Thomas W. Dyer
Daniel C. Edelstein
Tze-Man Ko
Andrew H. Simon
Wei-Tsu Tseng
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries US Inc
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US13/599,256 priority Critical patent/US8765602B2/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SIMON, ANDREW H., DYER, THOMAS W., KO, TZE-MAN, TSENG, WEI-TSU, EDELSTEIN, DANIEL C.
Publication of US20140061914A1 publication Critical patent/US20140061914A1/en
Priority to US14/274,962 priority patent/US9059177B2/en
Application granted granted Critical
Publication of US8765602B2 publication Critical patent/US8765602B2/en
Priority to US14/722,411 priority patent/US20150255397A1/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Assigned to WILMINGTON TRUST, NATIONAL ASSOCIATION reassignment WILMINGTON TRUST, NATIONAL ASSOCIATION SECURITY AGREEMENT Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/53204Conductive materials
    • H01L23/53209Conductive materials based on metals, e.g. alloys, metal silicides
    • H01L23/53228Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
    • H01L23/53238Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • H01L21/76834Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • H01L21/76846Layer combinations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76843Barrier, adhesion or liner layers formed in openings in a dielectric
    • H01L21/76849Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76867Barrier, adhesion or liner layers characterized by methods of formation other than PVD, CVD or deposition from a liquids
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76841Barrier, adhesion or liner layers
    • H01L21/76871Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
    • H01L21/76873Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for electroplating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76886Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/532Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
    • H01L23/5329Insulating materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present disclosure relates generally to semiconductor device manufacturing techniques and, more particularly, to doping of copper wiring structures in back end of line (BEOL) processing.
  • BEOL back end of line
  • Integrated circuits are typically fabricated with multiple levels of patterned metallization lines, which are electrically separated from one another by interlayer dielectrics containing vias at selected locations, to provide electrical connections between levels of the patterned metallization lines.
  • copper copper
  • Al aluminum
  • copper has a tendency to diffuse through insulators, such as silicon dioxide, during high temperature processes.
  • the use of copper wiring also necessitates the placement of efficient diffusion barriers surrounding the copper wires, thereby keeping the copper atoms confined to the intended wiring locations and preventing circuit malfunctions, such as shorts.
  • low-K low dielectric constant
  • ILD interlevel dielectric
  • a method of forming a metal interconnect structure includes forming a copper line within an interlevel dielectric (ILD) layer; directly doping a top surface of the copper line with a copper alloy material; and forming a dielectric layer over the ILD layer and the copper alloy material; wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer.
  • ILD interlevel dielectric
  • a method of forming a metal interconnect structure includes forming an opening within an interlevel dielectric (ILD) layer; forming a first seed layer in the opening; forming a copper layer in the opening over the first seed layer; planarizing the copper layer and the first seed layer so as to define a copper line; directly doping a top surface of the copper line with a copper alloy material; and forming a dielectric layer over the ILD layer and the copper alloy material; wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer.
  • ILD interlevel dielectric
  • a metal interconnect structure in another embodiment, includes a copper line formed within an interlevel dielectric (ILD) layer; a barrier layer surrounding bottom and sidewall surfaces of the copper line; a top surface of the copper line directly doped with a copper alloy material; and a dielectric layer formed over the ILD layer and the copper alloy material; wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer.
  • ILD interlevel dielectric
  • FIG. 1 is a scanning electron microscope (SEM) image illustrating delamination of an NBLoK insulating layer from a lower copper wiring line;
  • FIG. 2 is an enlarged image of a portion of FIG. 1 , illustrating delamination of an NBLoK insulating layer
  • FIGS. 3 through 6 are a series of cross-sectional views illustrating a method of doping the top surface of the copper line with a metal dopant, in which:
  • FIG. 3 illustrates an ILD layer having a wiring opening patterned therein, and a high doped seed layer formed over the top surface of the ILD layer;
  • FIG. 4 illustrates a copper layer electroplated over the seed layer of FIG. 3 ;
  • FIG. 5 illustrates chemical mechanical planarization or polishing (CMP) of the excess copper layer and seed layer of FIG. 4 ;
  • FIG. 6 illustrates a layer of NBLoK formed over the layer and the copper layer of FIG. 5 , resulting in diffusion of the dopant species from the seed layer into the copper layer;
  • FIGS. 7 through 12 are a series of cross-sectional views illustrating a method of a metal interconnect structure by doping the top surface of the copper line with a metal dopant, in accordance with an exemplary embodiment, in which:
  • FIG. 7 illustrates an ILD layer having a wiring opening patterned therein, and a high doped seed layer formed over the top surface of the ILD layer;
  • FIG. 8 illustrates a copper layer electroplated over the seed layer of FIG. 7 ;
  • FIG. 9 illustrates CMP of the excess copper layer and seed layer of FIG. 8 ;
  • FIG. 10 illustrates the formation of a high doped seed layer over the ILD layer, low concentration seed layer, and copper layer of FIG. 9 ;
  • FIG. 11 illustrates an anneal of the device of FIG. 10 so as to drive dopant atoms into the top surface of the copper layer, creating a doped region;
  • FIG. 12 illustrates removal of the high concentration seed layer of FIG. 11 and deposition of a NBLoK layer
  • FIGS. 13 through 16 are a series of cross-sectional views illustrating an alternative embodiment of FIGS. 9 through 12 , in which:
  • FIG. 13 illustrates CMP of the excess copper layer and seed layer of FIG. 8 , wherein the copper layer and seed layer are recessed below the ILD layer;
  • FIG. 14 illustrates the formation of a high doped seed layer over the ILD layer, low concentration seed layer, and copper layer of FIG. 13 ;
  • FIG. 15 illustrates planarization of the portion of the high doped seed layer over the ILD layer of FIG. 14 , leaving the high doped seed layer, and an anneal to drive dopant atoms into the top surface of the copper layer, creating a doped region;
  • FIG. 16 illustrates deposition of a NBLoK layer over the device of FIG. 15 ;
  • FIGS. 17 and 18 are cross-sectional views illustrating an alternative embodiment of FIGS. 15 and 16 , in which:
  • FIG. 17 illustrates planarization of the portion of the high doped seed layer over the ILD layer of FIG. 14 , leaving the high doped seed layer;
  • FIG. 18 illustrates deposition of an NBLoK layer over the device of FIG. 17 .
  • FIG. 1 is a scanning electron microscope (SEM) image illustrating delamination of an NBLoK insulating layer from a lower copper wiring line.
  • the lower copper wiring line 102 has a layer of NBLoK dielectric 104 formed thereupon.
  • the lower copper wiring line 102 is intended to be electrically connected to an upper copper wiring line 106 by vias 108 .
  • delamination of the NBLoK dielectric 104 from the top surface of the lower copper wiring line 102 has also caused separation of the vias from the lower copper wiring line 102 , in turn leading to device opens. This delamination is also more clearly depicted in the enlarged image of FIG. 2 .
  • Adhesion between the copper lines and NBLoK can be greatly enhanced by doping the top surface of the copper line with a heavy noble metal, such as manganese (Mn).
  • a heavy noble metal such as manganese (Mn).
  • Mn manganese
  • One possible manner of locating the Mn at the top surface is by using a copper manganese (CuMn) seed layer prior to copper plating, and thereafter thermally diffusing the Mn through the copper line up to the top surface, as illustrated in FIGS. 3-6 .
  • an interlevel dielectric (ILD) layer 302 (e.g., oxide, nitride, low-k dielectrics, etc.) has a wiring opening 304 patterned therein, in accordance with damascene processing techniques.
  • a seed layer 306 is formed over the top surface of the ILD layer 302 , as well as over sidewall and bottom surfaces of the opening 304 in preparation for copper material plating.
  • barrier layers e.g., tantalum, titanium based
  • the seed layer 306 includes a CuMn alloy having a manganese dopant concentration of about 2% atomic.
  • a concentration is higher than typically may be used in conjunction with a CuMn seed layer for electromigration prevention purposes.
  • such a seed layer concentration may only be on the order of about 0.5% atomic.
  • electromigration concerns are more prevalent for the smaller thicknesses of wiring on the lower levels.
  • CuMn seed concentrations higher than about 0.5% atomic on these levels may have the disadvantage of significantly increasing line resistance.
  • dopant alloy materials such as, for example, cobalt (Co), ruthenium (Ru), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), iridium (Ir), platinum (Pt), and gold (Au).
  • a copper layer 308 is electroplated over the seed layer 306 so as to completely overfill the opening. This is followed by chemical mechanical planarization or polishing (CMP) of the excess copper layer 308 and seed layer 306 (and barrier layer) to expose the top surface of the ILD layer 302 , as shown in FIG. 5 . Then, as shown in FIG. 6 , a layer of NBLoK 310 is formed over the ILD layer 302 and the copper layer 308 . The deposition occurs at an elevated temperature of about 400° C., resulting in diffusion of the Mn species from the seed layer 306 into the copper layer 308 . Those Mn atoms which diffuse to the top surface of the copper layer 308 are depicted by region 312 in FIG.
  • Layer 302 in a preferred embodiment is NBLoK, but can be any dielectric layer which inhibits copper diffusion.
  • FIGS. 7 through 12 are a series of cross-sectional views illustrating a method of forming a metal interconnect structure by doping the top surface of a copper line with a metal dopant, in accordance with an exemplary embodiment.
  • the exemplary embodiment improves NBLoK-to-copper adhesion by directly doping the top surface of the copper lines with up to 2% CuMn (or other suitable copper alloy material).
  • an exemplary embodiment involves doping the top surface of the copper lines with an dopant material such as Mn by sputtering CuMn directly on the top surface of the copper lines, thermally driving the Mn into the copper surface, and thereafter removing the sputtered CuMn with a touch-up CMP step.
  • FIG. 7 illustrates an ILD layer 302 (e.g., oxide, nitride, etc.) having a wiring opening 304 patterned therein, in accordance with damascene processing techniques.
  • a seed layer 314 is formed over the top surface of the ILD layer 302 , as well as over sidewall and bottom surfaces of the opening 304 in preparation for copper material plating.
  • the seed layer 306 of FIG. 3 has the increased 2% CuMn concentration
  • the seed layer 314 may have a low CuMn concentration of about 0.5% atomic Mn, or perhaps no dopant material at all.
  • a copper layer 308 is electroplated over the seed layer 314 so as to completely overfill the opening. This is followed by CMP of the excess copper layer 308 and seed layer 314 (and barrier layer, not shown), as shown in FIG. 9 .
  • a high concentration CuMn seed layer 316 (e.g., 2% atomic Mn) is formed over the ILD layer 302 , low concentration CuMn seed layer 314 , and copper layer 308 .
  • the seed layer 316 may be formed by sputtering, for example.
  • An anneal is then performed so as to drive Mn atoms into the top surface of the copper layer, creating a doped region 312 as shown in FIG. 11 .
  • the sputtered high concentration CuMn seed layer 316 is then removed such as by CMP, leaving the doped region 312 as an interface for better adhesion of NBLoK.
  • the deposition of the NBLoK layer 310 is illustrated in FIG. 12 .
  • the copper layer 308 and seed layer 314 may be further recessed below the top surface of the ILD layer 302 , such as by intentional dishing (over-polish) during CMP or by a separate wet etch step to create a recess 318 as shown in FIG. 13 .
  • the recess 318 may be on the order of about 0.2 ⁇ m in depth, for example.
  • a high concentration CuMn seed layer 316 e.g., 2% atomic Mn
  • the seed layer 316 may be formed by sputtering, for example.
  • an anneal may then be performed as described above so as to drive Mn atoms into the top surface of the copper layer, creating a doped region 312 .
  • the portions of the high concentration CuMn seed layer 316 atop the ILD layer 302 may be removed by CMP, leaving a portion of the high concentration CuMn seed layer 316 over the low concentration CuMn seed layer 314 and copper layer 308 .
  • the combination of the doped region 312 and remaining high concentration CuMn seed layer 316 provide an interface for better adhesion of NBLoK by ensuring high Mn doping ( ⁇ 2%) on this surface.
  • the deposition of the NBLoK layer 310 is illustrated in FIG. 16 .
  • a diffusion barrier layer is typically formed prior to seed layer deposition. It will be noted that a similar barrier layer(s) may also be formed prior to deposition of the high concentration CuMn seed layer 316 .

Abstract

A method of forming a metal interconnect structure includes forming a copper line within an interlevel dielectric (ILD) layer; directly doping a top surface of the copper line with a copper alloy material; and forming a dielectric layer over the ILD layer and the copper alloy material; wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer.

Description

BACKGROUND
The present disclosure relates generally to semiconductor device manufacturing techniques and, more particularly, to doping of copper wiring structures in back end of line (BEOL) processing.
Integrated circuits are typically fabricated with multiple levels of patterned metallization lines, which are electrically separated from one another by interlayer dielectrics containing vias at selected locations, to provide electrical connections between levels of the patterned metallization lines. In recent years, copper (Cu) has replaced aluminum (Al) as the metal of choice for wiring of microelectronic devices, such as microprocessors and memories. However, copper has a tendency to diffuse through insulators, such as silicon dioxide, during high temperature processes. As a result, the use of copper wiring also necessitates the placement of efficient diffusion barriers surrounding the copper wires, thereby keeping the copper atoms confined to the intended wiring locations and preventing circuit malfunctions, such as shorts.
As electronic devices become smaller, there is also a continuing desire in the electronics industry to increase the circuit density in electronic components, e.g., integrated circuits, circuit boards, multi-chip modules, chip test devices, and the like, without degrading electrical performance, e.g., without introducing cross-talk capacitive coupling between wires while at the same time increasing speed or signal propagation of these components. One method for accomplishing these goals is to reduce the dielectric constant of the dielectric material in which the wires are embedded. Toward this end, a new class of low dielectric constant (low-K) materials has been created. Low-K interlevel dielectric (ILD) materials are advantageous so long as device reliability is not compromised. However, the lower the dielectric constant of the low-K dielectric material, the more challenging the integration becomes. For example, low-K generally corresponds to lower modulus, lower thermal conductivity, increased porosity, and greater susceptibility to plasma damage, in turn leading to lower reliability.
SUMMARY
In an exemplary embodiment, a method of forming a metal interconnect structure includes forming a copper line within an interlevel dielectric (ILD) layer; directly doping a top surface of the copper line with a copper alloy material; and forming a dielectric layer over the ILD layer and the copper alloy material; wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer.
In another embodiment, a method of forming a metal interconnect structure includes forming an opening within an interlevel dielectric (ILD) layer; forming a first seed layer in the opening; forming a copper layer in the opening over the first seed layer; planarizing the copper layer and the first seed layer so as to define a copper line; directly doping a top surface of the copper line with a copper alloy material; and forming a dielectric layer over the ILD layer and the copper alloy material; wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer.
In another embodiment, a metal interconnect structure includes a copper line formed within an interlevel dielectric (ILD) layer; a barrier layer surrounding bottom and sidewall surfaces of the copper line; a top surface of the copper line directly doped with a copper alloy material; and a dielectric layer formed over the ILD layer and the copper alloy material; wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
Referring to the exemplary drawings wherein like elements are numbered alike in the several Figures:
FIG. 1 is a scanning electron microscope (SEM) image illustrating delamination of an NBLoK insulating layer from a lower copper wiring line;
FIG. 2 is an enlarged image of a portion of FIG. 1, illustrating delamination of an NBLoK insulating layer;
FIGS. 3 through 6 are a series of cross-sectional views illustrating a method of doping the top surface of the copper line with a metal dopant, in which:
FIG. 3 illustrates an ILD layer having a wiring opening patterned therein, and a high doped seed layer formed over the top surface of the ILD layer;
FIG. 4 illustrates a copper layer electroplated over the seed layer of FIG. 3;
FIG. 5 illustrates chemical mechanical planarization or polishing (CMP) of the excess copper layer and seed layer of FIG. 4;
FIG. 6 illustrates a layer of NBLoK formed over the layer and the copper layer of FIG. 5, resulting in diffusion of the dopant species from the seed layer into the copper layer;
FIGS. 7 through 12 are a series of cross-sectional views illustrating a method of a metal interconnect structure by doping the top surface of the copper line with a metal dopant, in accordance with an exemplary embodiment, in which:
FIG. 7 illustrates an ILD layer having a wiring opening patterned therein, and a high doped seed layer formed over the top surface of the ILD layer;
FIG. 8 illustrates a copper layer electroplated over the seed layer of FIG. 7;
FIG. 9 illustrates CMP of the excess copper layer and seed layer of FIG. 8;
FIG. 10 illustrates the formation of a high doped seed layer over the ILD layer, low concentration seed layer, and copper layer of FIG. 9;
FIG. 11 illustrates an anneal of the device of FIG. 10 so as to drive dopant atoms into the top surface of the copper layer, creating a doped region;
FIG. 12 illustrates removal of the high concentration seed layer of FIG. 11 and deposition of a NBLoK layer;
FIGS. 13 through 16 are a series of cross-sectional views illustrating an alternative embodiment of FIGS. 9 through 12, in which:
FIG. 13 illustrates CMP of the excess copper layer and seed layer of FIG. 8, wherein the copper layer and seed layer are recessed below the ILD layer;
FIG. 14 illustrates the formation of a high doped seed layer over the ILD layer, low concentration seed layer, and copper layer of FIG. 13;
FIG. 15 illustrates planarization of the portion of the high doped seed layer over the ILD layer of FIG. 14, leaving the high doped seed layer, and an anneal to drive dopant atoms into the top surface of the copper layer, creating a doped region;
FIG. 16 illustrates deposition of a NBLoK layer over the device of FIG. 15;
FIGS. 17 and 18 are cross-sectional views illustrating an alternative embodiment of FIGS. 15 and 16, in which:
FIG. 17 illustrates planarization of the portion of the high doped seed layer over the ILD layer of FIG. 14, leaving the high doped seed layer; and
FIG. 18 illustrates deposition of an NBLoK layer over the device of FIG. 17.
DETAILED DESCRIPTION
FIG. 1 is a scanning electron microscope (SEM) image illustrating delamination of an NBLoK insulating layer from a lower copper wiring line. As illustrated in FIG. 1, the lower copper wiring line 102 has a layer of NBLoK dielectric 104 formed thereupon. The lower copper wiring line 102 is intended to be electrically connected to an upper copper wiring line 106 by vias 108. However, as will be noted, due to the weak NBLoK adhesion to copper, delamination of the NBLoK dielectric 104 from the top surface of the lower copper wiring line 102 has also caused separation of the vias from the lower copper wiring line 102, in turn leading to device opens. This delamination is also more clearly depicted in the enlarged image of FIG. 2.
Adhesion between the copper lines and NBLoK can be greatly enhanced by doping the top surface of the copper line with a heavy noble metal, such as manganese (Mn). One possible manner of locating the Mn at the top surface is by using a copper manganese (CuMn) seed layer prior to copper plating, and thereafter thermally diffusing the Mn through the copper line up to the top surface, as illustrated in FIGS. 3-6.
As particularly shown in FIG. 3, an interlevel dielectric (ILD) layer 302 (e.g., oxide, nitride, low-k dielectrics, etc.) has a wiring opening 304 patterned therein, in accordance with damascene processing techniques. A seed layer 306 is formed over the top surface of the ILD layer 302, as well as over sidewall and bottom surfaces of the opening 304 in preparation for copper material plating. Although not specifically illustrated in FIG. 3, one skilled in the art will appreciate one or more barrier layers (e.g., tantalum, titanium based) may be formed over the ILD layer 302 prior to seed layer deposition.
In the example depicted, the seed layer 306 includes a CuMn alloy having a manganese dopant concentration of about 2% atomic. Notably, such a concentration is higher than typically may be used in conjunction with a CuMn seed layer for electromigration prevention purposes. In the latter case, such a seed layer concentration may only be on the order of about 0.5% atomic. Generally speaking, electromigration concerns are more prevalent for the smaller thicknesses of wiring on the lower levels. However, CuMn seed concentrations higher than about 0.5% atomic on these levels may have the disadvantage of significantly increasing line resistance. It will be noted that other metal materials may also be used for dopant alloy materials such as, for example, cobalt (Co), ruthenium (Ru), rhodium (Rh), palladium (Pd), silver (Ag), osmium (Os), iridium (Ir), platinum (Pt), and gold (Au).
In FIG. 4, a copper layer 308 is electroplated over the seed layer 306 so as to completely overfill the opening. This is followed by chemical mechanical planarization or polishing (CMP) of the excess copper layer 308 and seed layer 306 (and barrier layer) to expose the top surface of the ILD layer 302, as shown in FIG. 5. Then, as shown in FIG. 6, a layer of NBLoK 310 is formed over the ILD layer 302 and the copper layer 308. The deposition occurs at an elevated temperature of about 400° C., resulting in diffusion of the Mn species from the seed layer 306 into the copper layer 308. Those Mn atoms which diffuse to the top surface of the copper layer 308 are depicted by region 312 in FIG. 6, wherein the doped region 312 is intended to promote a better adhesion interface between the copper layer 308 and the NBLoK layer 310. Layer 302, in a preferred embodiment is NBLoK, but can be any dielectric layer which inhibits copper diffusion.
One difficulty, however, with a seed layer/diffusion approach to top surface doping is relatively large thickness (e.g., about 3 micron (μm)) of copper line the dopant atoms must travel to reach the surface. As a result, the doping levels of the Mn at the doped region 312 are relatively low, which ultimately limits the adhesion benefit of the Mn. In other words, it is difficult to get enough Mn through the thick copper lines to reach the top surface where it is beneficial for adhesion. In addition, the increase in Mn concentration at the seed layer will increase the line resistance of the copper lines, as compared to lines having a lower CuMn seed layer concentration, or lines having only a Cu seed layer. Moreover, diffusion through the entire line structure also leads to larger variability in the line resistances themselves.
Accordingly, FIGS. 7 through 12 are a series of cross-sectional views illustrating a method of forming a metal interconnect structure by doping the top surface of a copper line with a metal dopant, in accordance with an exemplary embodiment. The exemplary embodiment improves NBLoK-to-copper adhesion by directly doping the top surface of the copper lines with up to 2% CuMn (or other suitable copper alloy material). Specifically, an exemplary embodiment involves doping the top surface of the copper lines with an dopant material such as Mn by sputtering CuMn directly on the top surface of the copper lines, thermally driving the Mn into the copper surface, and thereafter removing the sputtered CuMn with a touch-up CMP step.
In comparison with the previously described technique, FIG. 7 illustrates an ILD layer 302 (e.g., oxide, nitride, etc.) having a wiring opening 304 patterned therein, in accordance with damascene processing techniques. A seed layer 314 is formed over the top surface of the ILD layer 302, as well as over sidewall and bottom surfaces of the opening 304 in preparation for copper material plating. However, whereas the seed layer 306 of FIG. 3 has the increased 2% CuMn concentration, the seed layer 314 may have a low CuMn concentration of about 0.5% atomic Mn, or perhaps no dopant material at all. In FIG. 8, a copper layer 308 is electroplated over the seed layer 314 so as to completely overfill the opening. This is followed by CMP of the excess copper layer 308 and seed layer 314 (and barrier layer, not shown), as shown in FIG. 9.
Then, as shown in FIG. 10, a high concentration CuMn seed layer 316 (e.g., 2% atomic Mn) is formed over the ILD layer 302, low concentration CuMn seed layer 314, and copper layer 308. The seed layer 316 may be formed by sputtering, for example. An anneal is then performed so as to drive Mn atoms into the top surface of the copper layer, creating a doped region 312 as shown in FIG. 11. The sputtered high concentration CuMn seed layer 316 is then removed such as by CMP, leaving the doped region 312 as an interface for better adhesion of NBLoK. The deposition of the NBLoK layer 310 is illustrated in FIG. 12.
In an alternative embodiment, following the processing shown in FIG. 8, the copper layer 308 and seed layer 314 may be further recessed below the top surface of the ILD layer 302, such as by intentional dishing (over-polish) during CMP or by a separate wet etch step to create a recess 318 as shown in FIG. 13. The recess 318 may be on the order of about 0.2 μm in depth, for example. Then, as shown in FIG. 14, a high concentration CuMn seed layer 316 (e.g., 2% atomic Mn) is formed over the ILD layer 302, low concentration CuMn seed layer 314, and copper layer 308. Again, the seed layer 316 may be formed by sputtering, for example. In one embodiment, an anneal may then be performed as described above so as to drive Mn atoms into the top surface of the copper layer, creating a doped region 312.
As shown in FIG. 15, the portions of the high concentration CuMn seed layer 316 atop the ILD layer 302 may be removed by CMP, leaving a portion of the high concentration CuMn seed layer 316 over the low concentration CuMn seed layer 314 and copper layer 308. As such, the combination of the doped region 312 and remaining high concentration CuMn seed layer 316 provide an interface for better adhesion of NBLoK by ensuring high Mn doping (˜2%) on this surface. The deposition of the NBLoK layer 310 is illustrated in FIG. 16.
In still another embodiment, because of the recessing in FIG. 13, which leaves a portion of the high concentration CuMn seed layer 316 atop the low concentration CuMn seed layer 314 and copper layer 308, an anneal need not be performed. That is, as shown in FIG. 17, the sputtered high concentration CuMn seed layer 316 atop the low concentration CuMn seed layer 314 and copper layer 308 serves as the interface for the subsequently deposited NBLoK layer. The deposition of the NBLoK layer 310 is illustrated in FIG. 18.
As discussed above, prior to forming a low concentration CuMn seed layer or perhaps a Cu seed layer in a patterned opening, a diffusion barrier layer is typically formed prior to seed layer deposition. It will be noted that a similar barrier layer(s) may also be formed prior to deposition of the high concentration CuMn seed layer 316.
While the disclosure has been described with reference to a preferred embodiment or embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the disclosure. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the disclosure without departing from the essential scope thereof. Therefore, it is intended that the disclosure not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out this disclosure, but that the disclosure will include all embodiments falling within the scope of the appended claims.

Claims (15)

What is claimed is:
1. A method of forming a metal interconnect structure, the method comprising:
forming a copper line within an interlevel dielectric (ILD) layer;
directly doping a top surface of the copper line with a copper alloy material by sputtering the copper alloy material on the top surface of the copper line; and
forming a dielectric layer over the ILD layer and the copper alloy material;
wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer.
2. The method of claim 1, wherein the copper alloy material comprises a copper manganese (CuMn) seed layer.
3. The method of claim 2, wherein the CuMn layer has a manganese concentration of about 2.0% atomic.
4. The method of claim 3, wherein the dielectric layer comprises an NBLoK (SiC(N,H)) layer.
5. A method of forming a metal interconnect structure, the method comprising:
forming a copper line within an interlevel dielectric (ILD) layer;
directly doping a top surface of the copper line with a copper alloy material comprising a copper manganese (CuMn) seed layer having a manganese concentration of about 2.0% atomic; and
forming an NBLoK (SiC(N,H)) dielectric layer over the ILD layer and the copper alloy material;
wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer.
6. A method of forming a metal interconnect structure, the method comprising:
forming a copper line within an interlevel dielectric (ILD) layer;
directly doping a top surface of the copper line with a copper alloy material comprising a copper manganese (CuMn) seed layer having a manganese concentration of about 2.0% atomic; and
forming an NBLoK (SiC(N,H)) dielectric layer over the ILD layer and the copper alloy material;
wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer; and
wherein the directly doping further comprises:
forming the CuMn seed layer atop the ILD layer and the copper line;
performing an anneal to drive Mn atoms from the CuMn seed layer into top surface of the copper line, thereby defining a doped region at the top surface of the copper line; and
removing the CuMn seed layer prior to forming the NBLoK layer.
7. A method of forming a metal interconnect structure, the method comprising:
forming a copper line within an interlevel dielectric (ILD) layer;
directly doping a top surface of the copper line with a copper alloy material comprising a copper manganese (CuMn) seed layer having a manganese concentration of about 2.0% atomic; and
forming an NBLoK (SiC(N,H)) dielectric layer over the ILD layer and the copper alloy material;
wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer; and
wherein the directly doping further comprises:
recessing the copper line below a top surface of the ILD layer;
forming the CuMn seed layer atop the ILD layer, into a recess and atop the copper line; and
removing a first portion of the CuMn seed layer atop the ILD layer and leaving a second portion of the CuMn seed layer atop the copper line; and
forming the NBLoK layer over the ILD layer and the second portion of the CuMn seed layer.
8. The method of claim 7, further comprising annealing the CuMn seed layer prior to forming the NBLoK layer.
9. The method of claim 7, wherein the recess has a depth of about 0.2 microns (μm).
10. The method of claim 9, wherein the copper line has a thickness of about 3 μm.
11. A method of forming a metal interconnect structure, the method comprising:
forming an opening within an interlevel dielectric (ILD) layer;
forming a first copper manganese (CuMn) seed layer in the opening;
forming a copper layer in the opening over the first seed layer;
planarizing the copper layer and the first seed layer so as to define a copper line;
directly doping a top surface of the copper line with a copper alloy material; and
forming an NBLoK (SiC(N,H)) dielectric layer over the ILD layer and the copper alloy material, the copper alloy material comprising a second CuMn seed layer;
wherein the copper alloy material serves an adhesion interface layer between the copper line and the dielectric layer.
12. The method of claim 11, wherein the first CuMn seed layer has a manganese concentration of about 0.5% atomic and the second CuMn seed layer has a manganese concentration of about 2.0% atomic.
13. The method of claim 12, wherein the directly doping further comprises:
forming the second CuMn seed layer atop the ILD layer, the first CuMn seed layer and the copper line;
performing an anneal to drive Mn atoms from the second CuMn seed layer into top surface of the copper line, thereby defining a doped region at the top surface of the copper line; and
removing the second CuMn seed layer prior to forming the NBLoK layer.
14. The method of claim 12, wherein the directly doping further comprises:
recessing the first CuMn seed layer and the copper line below a top surface of the ILD layer;
forming the second CuMn seed layer atop the ILD layer, into a recess and atop the first CuMn seed layer and the copper line; and
removing a first portion of the second CuMn seed layer atop the ILD layer and leaving a second portion of the second CuMn seed layer atop the first CuMn seed layer and the copper line; and
forming the NBLoK layer over the ILD layer and the second portion of the second CuMn seed layer.
15. The method of claim 14, further comprising annealing the second CuMn seed layer prior to forming the NBLoK layer.
US13/599,256 2012-08-30 2012-08-30 Doping of copper wiring structures in back end of line processing Active US8765602B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US13/599,256 US8765602B2 (en) 2012-08-30 2012-08-30 Doping of copper wiring structures in back end of line processing
US14/274,962 US9059177B2 (en) 2012-08-30 2014-05-12 Doping of copper wiring structures in back end of line processing
US14/722,411 US20150255397A1 (en) 2012-08-30 2015-05-27 Doping of copper wiring structures in back end of line processing

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US13/599,256 US8765602B2 (en) 2012-08-30 2012-08-30 Doping of copper wiring structures in back end of line processing

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US14/274,962 Division US9059177B2 (en) 2012-08-30 2014-05-12 Doping of copper wiring structures in back end of line processing

Publications (2)

Publication Number Publication Date
US20140061914A1 US20140061914A1 (en) 2014-03-06
US8765602B2 true US8765602B2 (en) 2014-07-01

Family

ID=50186351

Family Applications (3)

Application Number Title Priority Date Filing Date
US13/599,256 Active US8765602B2 (en) 2012-08-30 2012-08-30 Doping of copper wiring structures in back end of line processing
US14/274,962 Active US9059177B2 (en) 2012-08-30 2014-05-12 Doping of copper wiring structures in back end of line processing
US14/722,411 Abandoned US20150255397A1 (en) 2012-08-30 2015-05-27 Doping of copper wiring structures in back end of line processing

Family Applications After (2)

Application Number Title Priority Date Filing Date
US14/274,962 Active US9059177B2 (en) 2012-08-30 2014-05-12 Doping of copper wiring structures in back end of line processing
US14/722,411 Abandoned US20150255397A1 (en) 2012-08-30 2015-05-27 Doping of copper wiring structures in back end of line processing

Country Status (1)

Country Link
US (3) US8765602B2 (en)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105845620A (en) * 2015-01-16 2016-08-10 中芯国际集成电路制造(上海)有限公司 Method of making copper interconnection structure, semiconductor device and electronic apparatus
US9613909B2 (en) * 2015-08-12 2017-04-04 Globalfoundries Inc. Methods and devices for metal filling processes
US9859218B1 (en) * 2016-09-19 2018-01-02 International Business Machines Corporation Selective surface modification of interconnect structures
US11088076B2 (en) * 2019-12-27 2021-08-10 Sandisk Technologies Llc Bonding pads embedded in a dielectric diffusion barrier and having recessed metallic liners

Citations (54)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6181012B1 (en) 1998-04-27 2001-01-30 International Business Machines Corporation Copper interconnection structure incorporating a metal seed layer
WO2002050882A2 (en) 2000-12-18 2002-06-27 Intel Corporation Copper alloys for interconnections having improved electromigration characteristics and methods of making same
US6528412B1 (en) 2001-04-30 2003-03-04 Advanced Micro Devices, Inc. Depositing an adhesion skin layer and a conformal seed layer to fill an interconnect opening
US6627995B2 (en) 2000-03-03 2003-09-30 Cvc Products, Inc. Microelectronic interconnect material with adhesion promotion layer and fabrication method
US6645852B1 (en) 1999-10-18 2003-11-11 Sony Corporation Process for fabricating a semiconductor device having recess portion
US6731006B1 (en) 2002-12-20 2004-05-04 Advanced Micro Devices, Inc. Doped copper interconnects using laser thermal annealing
US20040113238A1 (en) 2002-09-03 2004-06-17 Masahiko Hasunuma Semiconductor device
US20040145062A1 (en) 2003-01-23 2004-07-29 Markus Nopper Method of forming a metal layer over patterned dielectric by electroless deposition using a catalyst
US6787800B2 (en) 2001-07-24 2004-09-07 Pdf Solutions, Inc. Test vehicle with zig-zag structures
US20050121791A1 (en) 2003-12-05 2005-06-09 Masaki Yamada Semiconductor device including multi-layered interconnection and method of manufacturing the device
US6911229B2 (en) 2002-08-09 2005-06-28 International Business Machines Corporation Structure comprising an interlayer of palladium and/or platinum and method for fabrication thereof
US20050186793A1 (en) 2004-01-26 2005-08-25 Seiichi Omoto Manufacturing method of semiconductor device
US20050218519A1 (en) 2004-02-27 2005-10-06 Junichi Koike Semiconductor device and manufacturing method thereof
US6967155B2 (en) 2003-07-11 2005-11-22 Taiwan Semiconductor Manufacturing Company, Ltd. Adhesion of copper and etch stop layer for copper alloy
US7026714B2 (en) 2003-03-18 2006-04-11 Cunningham James A Copper interconnect systems which use conductive, metal-based cap layers
US20060105475A1 (en) 2002-12-11 2006-05-18 Dennis Ciplickas Fast localization of electrical failures on an integrated circuit system and method
US7154115B2 (en) 2002-03-27 2006-12-26 Pdf Solutions, Inc. Zoom in pin nest structure, test vehicle having the structure, and method of fabricating the structure
US7197726B2 (en) 2001-09-28 2007-03-27 Pdf Solutions, Inc. Test structures for estimating dishing and erosion effects in copper damascene technology
US7205667B2 (en) 2004-07-14 2007-04-17 Fujitsu Limited Semiconductor device having copper wiring
US20070190780A1 (en) 2003-06-18 2007-08-16 Applied Materials, Inc. Atomic layer deposition of barrier materials
US20070259519A1 (en) 2006-05-02 2007-11-08 International Business Machines Corporation Interconnect metallization process with 100% or greater step coverage
JP2008047719A (en) 2006-08-17 2008-02-28 Sony Corp Method for manufacturing semiconductor device
JP2008060431A (en) 2006-09-01 2008-03-13 Sony Corp Manufacturing method of semiconductor device
JP2008066428A (en) 2006-09-06 2008-03-21 Sony Corp Semiconductor device and manufacturing method thereof
US7348594B2 (en) 2001-08-31 2008-03-25 Pdf Solutions, Inc. Test structures and models for estimating the yield impact of dishing and/or voids
US20080124924A1 (en) 2006-07-18 2008-05-29 Applied Materials, Inc. Scheme for copper filling in vias and trenches
US7388289B1 (en) 1999-09-02 2008-06-17 Micron Technology, Inc. Local multilayered metallization
JP2008147252A (en) 2006-12-06 2008-06-26 Renesas Technology Corp Semiconductor device and method for manufacturing the same
US20090321937A1 (en) 2008-06-25 2009-12-31 Fujitsu Limited Semiconductor device and method of manufacturing same
US20100052028A1 (en) 2005-09-09 2010-03-04 Kabushiki Kaisha Toshiba Capacitor of dynamic random access memory and method of manufacturing the capacitor
US7771018B2 (en) 1997-07-15 2010-08-10 Silverbrook Research Pty Ltd Ink ejection nozzle arrangement for an inkjet printer
US20100207177A1 (en) 2007-06-29 2010-08-19 Imec Method for producing a copper contact
US20100219157A1 (en) 2007-09-21 2010-09-02 Tokyo Electron Limited Film forming apparatus and film forming method
US7838413B2 (en) 2005-12-28 2010-11-23 Dongbu Electronics Co., Ltd. Method of manufacturing phase-change memory element
US7855147B1 (en) 2006-06-22 2010-12-21 Novellus Systems, Inc. Methods and apparatus for engineering an interface between a diffusion barrier layer and a seed layer
US20100323478A1 (en) 2009-06-19 2010-12-23 Chien-Li Kuo Method for fabricating through-silicon via structure
US20100327447A1 (en) 2009-06-25 2010-12-30 Nec Electronics Corporation Method of manufacturing semiconductor device and semiconductor device
US7863194B2 (en) 2007-11-06 2011-01-04 Varian Semiconductor Equipment Associates, Inc. Implantation of multiple species to address copper reliability
US7902852B1 (en) 2007-07-10 2011-03-08 Pdf Solutions, Incorporated High density test structure array to support addressable high accuracy 4-terminal measurements
US7932176B2 (en) 2008-03-21 2011-04-26 President And Fellows Of Harvard College Self-aligned barrier layers for interconnects
US20110163062A1 (en) 2009-10-23 2011-07-07 Gordon Roy G Self-aligned barrier and capping layers for interconnects
US8017523B1 (en) 2008-05-16 2011-09-13 Novellus Systems, Inc. Deposition of doped copper seed layers having improved reliability
US20110237066A1 (en) 2008-03-03 2011-09-29 Tokyo Electron Limited Method of manufacturing semiconductor device, semiconductor manufacturing apparatus, and storage medium
US20110241205A1 (en) 2008-06-19 2011-10-06 Micron Technology, Inc. Semiconductor with through-substrate interconnect
US20110244676A1 (en) 2010-03-30 2011-10-06 Taiwan Semiconductor Manufacturing Company, Ltd. Chemical mechanical polishing (cmp) processing of through-silicon via (tsv) and contact plug simultaneously
US8034711B2 (en) 2004-03-08 2011-10-11 Taiwan Semiconductor Manufacturing Co., Ltd. Bonding structure and fabrication thereof
US8076239B2 (en) 2007-02-16 2011-12-13 Fujitsu Semiconductor Limited Semiconductor device and method of manufacturing the same
US8110504B2 (en) 2008-08-05 2012-02-07 Rohm Co., Ltd. Method of manufacturing semiconductor device
US8119524B2 (en) 2009-12-21 2012-02-21 Fujitsu Semiconductor Limited Method of manufacturing semiconductor device
US20120061838A1 (en) * 2010-09-15 2012-03-15 International Business Machines Corporation Barrier layer formation for metal interconnects through enhanced impurity diffusion
US20120074584A1 (en) 2010-09-27 2012-03-29 Samsung Electronics Co., Ltd. Multi-layer tsv insulation and methods of fabricating the same
US20120273949A1 (en) 2011-04-27 2012-11-01 Globalfoundries Singapore Pte. Ltd. Method of forming oxide encapsulated conductive features
US20130069234A1 (en) 2011-09-19 2013-03-21 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and method for tunable interconnect scheme
US20130075908A1 (en) 2011-09-28 2013-03-28 International Business Machines Corporation Semiconductor interconnect structure having enhanced performance and reliability

Patent Citations (61)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7771018B2 (en) 1997-07-15 2010-08-10 Silverbrook Research Pty Ltd Ink ejection nozzle arrangement for an inkjet printer
US6399496B1 (en) 1998-04-27 2002-06-04 International Business Machines Corporation Copper interconnection structure incorporating a metal seed layer
US6181012B1 (en) 1998-04-27 2001-01-30 International Business Machines Corporation Copper interconnection structure incorporating a metal seed layer
US7388289B1 (en) 1999-09-02 2008-06-17 Micron Technology, Inc. Local multilayered metallization
US6645852B1 (en) 1999-10-18 2003-11-11 Sony Corporation Process for fabricating a semiconductor device having recess portion
US6627995B2 (en) 2000-03-03 2003-09-30 Cvc Products, Inc. Microelectronic interconnect material with adhesion promotion layer and fabrication method
WO2002050882A2 (en) 2000-12-18 2002-06-27 Intel Corporation Copper alloys for interconnections having improved electromigration characteristics and methods of making same
US7220674B2 (en) 2000-12-18 2007-05-22 Intel Corporation Copper alloys for interconnections having improved electromigration characteristics and methods of making same
US6528412B1 (en) 2001-04-30 2003-03-04 Advanced Micro Devices, Inc. Depositing an adhesion skin layer and a conformal seed layer to fill an interconnect opening
US6787800B2 (en) 2001-07-24 2004-09-07 Pdf Solutions, Inc. Test vehicle with zig-zag structures
US7348594B2 (en) 2001-08-31 2008-03-25 Pdf Solutions, Inc. Test structures and models for estimating the yield impact of dishing and/or voids
US7197726B2 (en) 2001-09-28 2007-03-27 Pdf Solutions, Inc. Test structures for estimating dishing and erosion effects in copper damascene technology
US7154115B2 (en) 2002-03-27 2006-12-26 Pdf Solutions, Inc. Zoom in pin nest structure, test vehicle having the structure, and method of fabricating the structure
US6911229B2 (en) 2002-08-09 2005-06-28 International Business Machines Corporation Structure comprising an interlayer of palladium and/or platinum and method for fabrication thereof
US20040113238A1 (en) 2002-09-03 2004-06-17 Masahiko Hasunuma Semiconductor device
US20060105475A1 (en) 2002-12-11 2006-05-18 Dennis Ciplickas Fast localization of electrical failures on an integrated circuit system and method
US6731006B1 (en) 2002-12-20 2004-05-04 Advanced Micro Devices, Inc. Doped copper interconnects using laser thermal annealing
US20040145062A1 (en) 2003-01-23 2004-07-29 Markus Nopper Method of forming a metal layer over patterned dielectric by electroless deposition using a catalyst
US7372152B2 (en) 2003-03-18 2008-05-13 Beck Semiconductor Llc Copper interconnect systems
US7585766B2 (en) 2003-03-18 2009-09-08 Cunningham James A Methods of manufacturing copper interconnect systems
US7026714B2 (en) 2003-03-18 2006-04-11 Cunningham James A Copper interconnect systems which use conductive, metal-based cap layers
US7361589B2 (en) 2003-03-18 2008-04-22 Beck Semiconductor Llc Copper interconnect systems which use conductive, metal-based cap layers
US7351655B2 (en) 2003-03-18 2008-04-01 Beck Semiconductor Llc Copper interconnect systems which use conductive, metal-based cap layers
US20070190780A1 (en) 2003-06-18 2007-08-16 Applied Materials, Inc. Atomic layer deposition of barrier materials
US6967155B2 (en) 2003-07-11 2005-11-22 Taiwan Semiconductor Manufacturing Company, Ltd. Adhesion of copper and etch stop layer for copper alloy
US20050121791A1 (en) 2003-12-05 2005-06-09 Masaki Yamada Semiconductor device including multi-layered interconnection and method of manufacturing the device
US20050186793A1 (en) 2004-01-26 2005-08-25 Seiichi Omoto Manufacturing method of semiconductor device
US20050218519A1 (en) 2004-02-27 2005-10-06 Junichi Koike Semiconductor device and manufacturing method thereof
US8034711B2 (en) 2004-03-08 2011-10-11 Taiwan Semiconductor Manufacturing Co., Ltd. Bonding structure and fabrication thereof
US7205667B2 (en) 2004-07-14 2007-04-17 Fujitsu Limited Semiconductor device having copper wiring
US7871924B2 (en) 2004-07-14 2011-01-18 Fujitsu Semiconductor Limited Semiconductor device having copper wiring
US20100052028A1 (en) 2005-09-09 2010-03-04 Kabushiki Kaisha Toshiba Capacitor of dynamic random access memory and method of manufacturing the capacitor
US7838413B2 (en) 2005-12-28 2010-11-23 Dongbu Electronics Co., Ltd. Method of manufacturing phase-change memory element
US20070259519A1 (en) 2006-05-02 2007-11-08 International Business Machines Corporation Interconnect metallization process with 100% or greater step coverage
US7855147B1 (en) 2006-06-22 2010-12-21 Novellus Systems, Inc. Methods and apparatus for engineering an interface between a diffusion barrier layer and a seed layer
US20080124924A1 (en) 2006-07-18 2008-05-29 Applied Materials, Inc. Scheme for copper filling in vias and trenches
JP2008047719A (en) 2006-08-17 2008-02-28 Sony Corp Method for manufacturing semiconductor device
JP2008060431A (en) 2006-09-01 2008-03-13 Sony Corp Manufacturing method of semiconductor device
JP2008066428A (en) 2006-09-06 2008-03-21 Sony Corp Semiconductor device and manufacturing method thereof
JP2008147252A (en) 2006-12-06 2008-06-26 Renesas Technology Corp Semiconductor device and method for manufacturing the same
US8076239B2 (en) 2007-02-16 2011-12-13 Fujitsu Semiconductor Limited Semiconductor device and method of manufacturing the same
US20100207177A1 (en) 2007-06-29 2010-08-19 Imec Method for producing a copper contact
US7902852B1 (en) 2007-07-10 2011-03-08 Pdf Solutions, Incorporated High density test structure array to support addressable high accuracy 4-terminal measurements
US20100219157A1 (en) 2007-09-21 2010-09-02 Tokyo Electron Limited Film forming apparatus and film forming method
US7863194B2 (en) 2007-11-06 2011-01-04 Varian Semiconductor Equipment Associates, Inc. Implantation of multiple species to address copper reliability
US20110237066A1 (en) 2008-03-03 2011-09-29 Tokyo Electron Limited Method of manufacturing semiconductor device, semiconductor manufacturing apparatus, and storage medium
US7932176B2 (en) 2008-03-21 2011-04-26 President And Fellows Of Harvard College Self-aligned barrier layers for interconnects
US8017523B1 (en) 2008-05-16 2011-09-13 Novellus Systems, Inc. Deposition of doped copper seed layers having improved reliability
US20110241205A1 (en) 2008-06-19 2011-10-06 Micron Technology, Inc. Semiconductor with through-substrate interconnect
US20090321937A1 (en) 2008-06-25 2009-12-31 Fujitsu Limited Semiconductor device and method of manufacturing same
US8110504B2 (en) 2008-08-05 2012-02-07 Rohm Co., Ltd. Method of manufacturing semiconductor device
US20100323478A1 (en) 2009-06-19 2010-12-23 Chien-Li Kuo Method for fabricating through-silicon via structure
US20100327447A1 (en) 2009-06-25 2010-12-30 Nec Electronics Corporation Method of manufacturing semiconductor device and semiconductor device
US20110163062A1 (en) 2009-10-23 2011-07-07 Gordon Roy G Self-aligned barrier and capping layers for interconnects
US8119524B2 (en) 2009-12-21 2012-02-21 Fujitsu Semiconductor Limited Method of manufacturing semiconductor device
US20110244676A1 (en) 2010-03-30 2011-10-06 Taiwan Semiconductor Manufacturing Company, Ltd. Chemical mechanical polishing (cmp) processing of through-silicon via (tsv) and contact plug simultaneously
US20120061838A1 (en) * 2010-09-15 2012-03-15 International Business Machines Corporation Barrier layer formation for metal interconnects through enhanced impurity diffusion
US20120074584A1 (en) 2010-09-27 2012-03-29 Samsung Electronics Co., Ltd. Multi-layer tsv insulation and methods of fabricating the same
US20120273949A1 (en) 2011-04-27 2012-11-01 Globalfoundries Singapore Pte. Ltd. Method of forming oxide encapsulated conductive features
US20130069234A1 (en) 2011-09-19 2013-03-21 Taiwan Semiconductor Manufacturing Company, Ltd. Structure and method for tunable interconnect scheme
US20130075908A1 (en) 2011-09-28 2013-03-28 International Business Machines Corporation Semiconductor interconnect structure having enhanced performance and reliability

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Jing Zhang, et al., "Thermal Stresses in 3D IC Inter-Wafer Interconnects," ST Paper: Journal Microelectronic Engineering v82 Issue 3-4, Dec. 2005, pp. 534-547.
Yeung Au and Roy G. Gordon, "Vapor Deposition of Highly Conformal Copper Seed Layers for Plating through-Silicon Vias (TSVs)," ECS, 220th ECS Meeting, Boston,MA; Oct. 2011, pp. 1-26.

Also Published As

Publication number Publication date
US20140061914A1 (en) 2014-03-06
US20140246776A1 (en) 2014-09-04
US9059177B2 (en) 2015-06-16
US20150255397A1 (en) 2015-09-10

Similar Documents

Publication Publication Date Title
US7956463B2 (en) Large grain size conductive structure for narrow interconnect openings
US20120161320A1 (en) Cobalt metal barrier layers
US7514354B2 (en) Methods for forming damascene wiring structures having line and plug conductors formed from different materials
US9953915B2 (en) Electrically conductive interconnect including via having increased contact surface area
US9165883B2 (en) Interconnection structure for an integrated circuit
US8072075B2 (en) CuSiN/SiN diffusion barrier for copper in integrated-circuit devices
US10629478B2 (en) Dual-damascene formation with dielectric spacer and thin liner
US8508018B2 (en) Barrier layers
US20060289999A1 (en) Selective copper alloy interconnections in semiconductor devices and methods of forming the same
US20120032344A1 (en) Semiconductor device and method of manufacturing semiconductor device
US7879720B2 (en) Methods of forming electrical interconnects using electroless plating techniques that inhibit void formation
US9059177B2 (en) Doping of copper wiring structures in back end of line processing
US20100123249A1 (en) Semiconductor device and method of manufacturing semiconductor device
US6541286B1 (en) Imaging of integrated circuit interconnects
KR100973277B1 (en) Metal wiring of semiconductor device and method for forming the same
WO2008094654A1 (en) Method of forming vias in a semiconductor device
JP2003243499A (en) Semiconductor device and its manufacturing method
TW201342526A (en) Through silicon via structure and method of fabricating the same
US6479898B1 (en) Dielectric treatment in integrated circuit interconnects
KR20090070986A (en) Method for forming metal interconnection layer of seniconductor device
KR100744247B1 (en) Method for forming copper line
KR20080001905A (en) Method of forming a metal wire in a semiconductor device
US10964647B2 (en) Dielectric crack stop for advanced interconnects
US9214383B2 (en) Method of semiconductor integrated circuit fabrication
US20240038665A1 (en) Interconnection structure and method for fabricating the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:DYER, THOMAS W.;EDELSTEIN, DANIEL C.;KO, TZE-MAN;AND OTHERS;SIGNING DATES FROM 20120724 TO 20120807;REEL/FRAME:028876/0183

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551)

Year of fee payment: 4

AS Assignment

Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001

Effective date: 20181127

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001

Effective date: 20201022

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001

Effective date: 20201117

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8