US7700497B2 - Methods for fabricating residue-free contact openings - Google Patents

Methods for fabricating residue-free contact openings Download PDF

Info

Publication number
US7700497B2
US7700497B2 US12/341,836 US34183608A US7700497B2 US 7700497 B2 US7700497 B2 US 7700497B2 US 34183608 A US34183608 A US 34183608A US 7700497 B2 US7700497 B2 US 7700497B2
Authority
US
United States
Prior art keywords
contact opening
containing solution
phosphoric acid
exposing
residue
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US12/341,836
Other versions
US20090104767A1 (en
Inventor
Li Li
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US12/341,836 priority Critical patent/US7700497B2/en
Publication of US20090104767A1 publication Critical patent/US20090104767A1/en
Application granted granted Critical
Publication of US7700497B2 publication Critical patent/US7700497B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • H01L21/76814Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics post-treatment or after-treatment, e.g. cleaning or removal of oxides on underlying conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • H01L21/76805Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics the opening being a via or contact hole penetrating the underlying conductor
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S134/00Cleaning and liquid contact with solids
    • Y10S134/902Semiconductor wafer
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/906Cleaning of wafer as interim step

Definitions

  • the present invention relates to fabricating a via employed in an integrated circuit that is substantially free of metal polymer and oxide polymer residues. More particularly, the present invention relates to a two-step via cleaning process that removes metal polymer and oxide polymer residues from a via with substantially no damage to the via or underlying structures carried on a semiconductor substrate.
  • One commonly used technique in the fabrication of integrated circuits involves stacking of multiple layers of active and passive components one atop another to allow for multilevel electrical interconnection between devices formed on each of these layers.
  • This multilevel electrical interconnection is generally achieved with a plurality of metal-filled vias (“contacts”) extending through dielectric layers that separate the component layers from one another.
  • contacts are generally formed by anisotropically etching through each dielectric layer by etching methods known in the industry, such as plasma etching and reactive ion etching.
  • a fluorinated gas such as CF 4 , CHF 3 , C 2 F 6 , CH 2 F 2 , SF 6 , or other freons, and mixtures thereof, in combination with a carrier gas, such as Ar, He, Ne, Kr, O 2 , or mixtures thereof, is usually used as the etching gas for these etching methods.
  • a carrier gas such as Ar, He, Ne, Kr, O 2 , or mixtures thereof.
  • FIGS. 11-14 An exemplary method for forming a via through a dielectric layer is illustrated in FIGS. 11-14 . It should be understood that the figures presented in conjunction with this description are not meant to be actual cross-sectional views of any particular portion of an actual semiconductor device, but are merely idealized representations that are employed to more clearly and fully depict the process of this typical method than would otherwise be possible.
  • FIG. 11 illustrates an intermediate structure 200 comprising a semiconductor substrate bearing a dielectric or insulating layer 202 (such as an oxide) having a metal-containing trace or pad 204 of aluminum, aluminum alloys, titanium, titanium/tungsten alloys, molybdenum, or the like, formed thereon.
  • a semiconductor substrate is used herein to denote any solid semiconductor surface, such as is provided by a silicon or gallium arsenide wafer, or a layer of such material formed on glass, ceramic, sapphire, or other supporting carrier, as known in the art, and includes such semiconductor surfaces bearing an insulating layer thereon.
  • a barrier layer 206 (such as titanium nitride) extends over the metal-containing trace or pad 204 , and an interlayer dielectric 208 (such as silicon dioxide) is disposed over the barrier layer 206 .
  • the interlayer dielectric 208 is masked with a resist material 212 , which is then patterned to define a via location.
  • a partial via 214 is then selectively etched with a fluorinated gas down to the barrier layer 206 , which acts as an etch stop.
  • the etching of the partial via 214 results in a first residue layer 216 of a carbon-fluorine based, polymer-containing residue of the interlayer dielectric 208 (“oxide polymer”) coating the sidewall 218 of the partial via 214 , as shown in FIG. 13 .
  • the barrier layer 206 at the bottom of partial via 214 is then etched to expose the metal-containing trace or pad 204 and form a full via 222 , as shown in FIG. 14 .
  • an oxide over-etch is applied, such that the via will usually extend through the barrier layer 206 and into the metal-containing trace or pad 204 .
  • a second residue layer 224 (“metal polymer”) of a carbon-fluorine based polymer including metal etched from the metal-containing trace or pad 204 , as well as any metal components in the barrier layer 206 , such as the titanium in a titanium nitride barrier layer, is formed over the first residue layer 216 and the exposed surface 226 of the metal-containing trace or pad 204 , also shown in FIG. 14 .
  • metal polymer a second residue layer 224
  • metal polymer metal polymer
  • the single residue layer would still have a portion of the residue layer adjacent the via sidewall 218 containing primarily oxide polymer and a portion adjacent the via aperture and the bottom of the via containing primarily metal polymer.
  • Residue layers such as first residue layer 216 and second residue layer 224 , which coat the full via 222 , are very difficult to remove. These residue layers may be removed by dipping the structure in a 35° C. phosphoric acid solution, preferably about a 20:1 ratio (volume of water to volume of acid) solution, for about 90 seconds. Although this technique is effective in removing most of the residue layers, the residue layers are still not completely removed. The portion of the residue still remaining after the phosphoric acid dip adversely affects the conductivity of contacts subsequently formed in the full via 222 . It is noted that, although extending the residence time of the semiconductor substrate structure in the phosphoric acid will effectively remove all of the residue layer(s), the increased residence time also results in damage to the metal-containing trace or pad 204 .
  • the present invention relates to a two-step via cleaning process that removes metal polymer and oxide polymer residues from a via in a dielectric layer with substantially no damage to the via or underlying structures.
  • One embodiment of the present invention relates to the removal of the metal polymer and oxide polymer residues after the formation of the via.
  • the via is formed through a dielectric layer and a barrier layer that are disposed over a metal-containing trace, pad, or other circuit element, wherein the metal-containing trace, pad, or other circuit element is disposed on a semiconductor substrate over the aforementioned oxide or other insulator.
  • the sidewall of the via is coated with a residue layer.
  • the residue layer generally has two distinct components: an oxide polymer layer and a metal polymer layer.
  • the two-step cleaning process of the present invention completely removes both components of the residue layer.
  • the residue layer is first subjected to a nitric acid dip to remove the metal polymer layer and expose the oxide polymer layer.
  • the oxide polymer layer is then subjected to a phosphoric acid solution dip to remove the oxide polymer layer.
  • fluorine-containing mixtures such as hydrofluoric acid (HF) and ammonium fluoride (NH 4 F) may be used in lieu of the phosphoric acid solution or mixed with phosphoric acid for removal of the oxide polymer layer.
  • the oxide polymer and metal polymer layers may also be removed during the fabrication of the via, between the formation of the partial via and its extension to the underlying trace and after the full via formation, respectively.
  • a partial via, or first via portion is formed by masking the dielectric layer and etching through to the barrier layer (etch stop), which forms the oxide polymer residue on the walls of the partial via.
  • the oxide polymer residue is then subjected to a phosphoric acid solution dip, which removes the oxide polymer residue.
  • the barrier layer is then etched to extend the via in a second via portion to expose the metal-containing trace and form a full via. When the barrier layer is etched, the metal polymer layer is formed.
  • the metal polymer layer is then subjected to a nitric acid dip that removes the metal polymer layer. Once a clean full via is achieved, a contact may be completed by, as known in the art, depositing a conductive material into the via.
  • FIGS. 1-3 are side cross-sectional views of a method of removing residue material from a via according to a technique of the present invention
  • FIGS. 4-9 are side cross-sectional views of a method of removing residue material while forming a via according to another technique of the present invention.
  • FIG. 10 is a side cross-sectional view of a contact formed according to a technique of the present invention.
  • FIGS. 11-14 are side cross-sectional views of a via formation process according to a known technique.
  • FIGS. 1-3 illustrate one embodiment according to the present invention for removing residue layers from a via. It should be understood that the figures presented in conjunction with this description are not meant to be actual cross-sectional views of any particular portion of an actual semiconductor device, but are merely idealized representations that are employed to more clearly and fully depict the process of the invention than would otherwise be possible.
  • FIG. 1 illustrates a via 106 in an intermediate structure 100 in the production of a semiconductor device (similar to FIG. 14 ) directly after the etching of the via 106 .
  • This intermediate structure 100 comprises a semiconductor substrate bearing an exposed insulating or dielectric layer 102 (also referred to as “oxide insulator 102 ”), such as an oxide, having a metal-containing trace or pad 104 of aluminum, aluminum alloys, titanium, titanium/tungsten alloys, molybdenum, or the like, disposed thereon.
  • the via 106 extends through a dielectric layer 108 , such as silicon dioxide or the like, and a barrier layer 112 , such as silicon nitride, which are disposed over the oxide insulator 102 .
  • the sidewalls 114 of the via 106 are coated with a residue layer 116 .
  • the term “sidewall” of a via encompasses both a single, continuous sidewall, such as may define a round or circular via, as well as a plurality of sidewalls defining a via of another cross-section.
  • the presence of the residue layer 116 is a natural consequence of the etching of the via 106 and generally comprises two distinct layers: an oxide polymer layer 118 and a metal polymer layer 120 .
  • a partial via or first via portion may be selectively etched through an etch mask 122 down through the dielectric layer 108 to the barrier layer 112 (an etch stop) which results in the oxide polymer layer 118 , which is usually a carbon-fluorine based, polymer-containing residue of the dielectric layer 108 , coating the sidewalls of the partial via.
  • the barrier layer 112 may be then etched to create a second, contiguous via portion and expose the metal-containing trace or pad 104 , thereby forming the via 106 .
  • the barrier layer 112 is typically over-etched such that the etch will usually extend through the barrier layer 112 and into the metal-containing trace or pad 104 .
  • a metal polymer layer 120 is formed atop the oxide polymer layer 118 .
  • the metal polymer layer 120 usually comprises a carbon-fluorine based polymer including metal etched from the metal-containing trace or pad 104 , as well as any metal components in the barrier layer 112 , such as the titanium in a titanium nitride barrier layer 112 .
  • a single etch could be performed to penetrate dielectric layer 108 and barrier layer 112 and expose the metal-containing trace or pad 104 , which would result in a single residue layer.
  • the single residue layer would still have an inner portion of the residue layer adjacent the via sidewall 114 containing primarily an oxide polymer and an outer portion adjacent the via 106 containing primarily a metal polymer.
  • a two-step cleaning process may be used to substantially remove the entire residue layer 116 .
  • the residue layer 116 is first subjected to a nitric acid dip for about 200 seconds to remove the metal polymer layer 120 and expose the oxide polymer layer 118 , as shown in FIG. 2 .
  • the nitric acid dip may preferably contain between about 50% and 100% by weight nitric acid, most preferably about 70% by weight, and preferably have a temperature of between about 10° C. and 100° C., most preferably about 25° C.
  • the duration of the nitric acid dip is preferably between about 10 seconds and 30 minutes, most preferably 200 seconds. However, the duration of the nitric acid dip will depend on the concentration and temperature of the nitric acid dip.
  • the oxide polymer layer 118 is then subjected to a 35° C. phosphoric acid solution dip, preferably about a 20:1 ratio (volume of water to volume of acid) solution, for about 90 seconds, which removes the oxide polymer layer 118 , as shown in FIG. 3 , after the etch mask 122 has been removed.
  • the phosphoric acid solution dip may be in a concentration between about 200:1 and 1:1 volumetric ratio of water to acid at a temperature of between about 10° C. and 80° C.
  • the duration of the phosphoric acid solution dip is preferably between about 10 seconds and 10 minutes. However, the duration of the phosphoric acid dip will depend on the concentration and temperature of the dip.
  • nitric acid and phosphoric acid dips were used to clean vias of depths ranging from 0.4 to 0.7 micron and having diameters ranging from 0.4 to 1 micron and exhibiting metal polymer layers of approximately 200 ⁇ in thickness and oxide polymer layers of approximately 300 ⁇ in thickness.
  • a nitric acid dip was used at about 70% by weight nitric acid, at about ambient room temperature and for a duration of about 200 seconds.
  • a subsequent phosphoric acid dip at about a 20:1 ratio acid to water volume was employed at about 35° C. for about 90 seconds. No detectable metal polymer or oxide polymer remained in the vias after treatment. Thus, a nitric acid dip of about 100 seconds was demonstrated to remove about 100 ⁇ in thickness of oxide polymer.
  • the oxide polymer layer 118 can be removed by subjecting the oxide polymer layer 118 to a dip in fluorine containing mixtures; for example, components such as hydrofluoric acid (HF) and ammonium fluoride (NH 4 F) may be used in lieu of the phosphoric acid solution or mixed with phosphoric acid for removal of the oxide polymer layer.
  • fluorine containing mixtures may range from about 0.01% to about 2%.
  • FIG. 4 illustrates an intermediate structure 150 comprising a semiconductor substrate bearing an oxide insulator 102 having a metal-containing trace or pad 104 formed thereon.
  • a barrier layer 112 such as silicon nitride, extends over the metal-containing trace or pad 104 and a dielectric layer 108 , such as silicon dioxide, is disposed over the barrier layer 112 .
  • the dielectric layer 108 is masked with an etch mask 122 , which is patterned to define the via location.
  • a partial via or first via portion 152 is then selectively etched down to the barrier layer 112 (an etch stop) which results in the oxide polymer layer 118 , which is usually a carbon-fluorine based, polymer-containing residue of the dielectric layer 108 , coating the sidewalls of the partial via 152 , as shown in FIG. 6 .
  • the oxide polymer layer 118 is then subjected to a phosphoric acid solution dip, preferably about a 20:1 volume ratio of water to phosphoric acid at about 35° C. for about 90 seconds, to remove the oxide polymer layer 118 , as shown in FIG. 7 .
  • the barrier layer 112 is then etched to form a second via portion and expose the metal-containing trace or pad 104 , thereby forming a full via 156 , as shown in FIG. 8 .
  • a metal polymer layer 120 is formed which is usually a carbon-fluorine based polymer including metal etched from the metal-containing trace or pad 104 , as well as any metal components in the barrier layer 112 .
  • the metal polymer layer 120 is then subjected to a nitric acid dip, preferably approximately 70% volume nitric acid for about 200 seconds, which removes the metal polymer layer 120 , as shown in FIG. 9 , after the etch mask 122 has been removed.
  • a contact 160 may be completed by depositing a conductive material 162 into the via, as shown in FIG. 10 .
  • the conductive material 162 is preferably a metal, including, but not limited to, copper, silver, gold, aluminum (preferred), and alloys thereof. However, conductive polymers may be used.
  • the deposition of the conductive material 162 may be effected by methods including, but not limited to, hot sputter/reflow, ionized plasma, hot pressure fill, as well as physical vapor deposition and chemical vapor deposition combinations.

Abstract

A two-step via cleaning process that removes metal polymer and oxide polymer residues from a via with substantially no damage to the via or underlying structures on a semiconductor substrate. The via is formed through a dielectric layer and a barrier layer that are disposed over a metal-containing trace disposed on a semiconductor substrate. Sidewalls of the via may be coated with a residue layer including a distinct oxide polymer component and a distinct metal polymer component. The two-step via cleaning process comprises subjecting the residue layer to a nitric acid dip that removes the metal polymer component to expose the oxide polymer component. The oxide polymer component is then subjected to a phosphoric acid dip that removes the oxide polymer component. The oxide polymer and metal polymer residues may also be removed during the fabrication of the via by removing them directly after their respective formations.

Description

CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 09/645,903, filed Aug. 25, 2000, now U.S. Pat. 7,470,631, issued Dec. 30, 2008, which is a divisional of application Ser. No. 09/035,497, filed Mar. 5, 1998, now U.S. Pat. No. 6,576,547, issued Jun. 10, 2003.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to fabricating a via employed in an integrated circuit that is substantially free of metal polymer and oxide polymer residues. More particularly, the present invention relates to a two-step via cleaning process that removes metal polymer and oxide polymer residues from a via with substantially no damage to the via or underlying structures carried on a semiconductor substrate.
2. State of the Art
Higher performance, lower cost, increased miniaturization of components, and greater packaging density of integrated circuits are ongoing goals of the computer industry. One commonly used technique in the fabrication of integrated circuits involves stacking of multiple layers of active and passive components one atop another to allow for multilevel electrical interconnection between devices formed on each of these layers. This multilevel electrical interconnection is generally achieved with a plurality of metal-filled vias (“contacts”) extending through dielectric layers that separate the component layers from one another. These vias are generally formed by anisotropically etching through each dielectric layer by etching methods known in the industry, such as plasma etching and reactive ion etching. A fluorinated gas, such as CF4, CHF3, C2F6, CH2F2, SF6, or other freons, and mixtures thereof, in combination with a carrier gas, such as Ar, He, Ne, Kr, O2, or mixtures thereof, is usually used as the etching gas for these etching methods. A problem with such etching methods is that at least one layer of residue forms in the vias as a result of the etching process.
An exemplary method for forming a via through a dielectric layer is illustrated in FIGS. 11-14. It should be understood that the figures presented in conjunction with this description are not meant to be actual cross-sectional views of any particular portion of an actual semiconductor device, but are merely idealized representations that are employed to more clearly and fully depict the process of this typical method than would otherwise be possible.
FIG. 11 illustrates an intermediate structure 200 comprising a semiconductor substrate bearing a dielectric or insulating layer 202 (such as an oxide) having a metal-containing trace or pad 204 of aluminum, aluminum alloys, titanium, titanium/tungsten alloys, molybdenum, or the like, formed thereon. The term “semiconductor substrate” is used herein to denote any solid semiconductor surface, such as is provided by a silicon or gallium arsenide wafer, or a layer of such material formed on glass, ceramic, sapphire, or other supporting carrier, as known in the art, and includes such semiconductor surfaces bearing an insulating layer thereon. A barrier layer 206 (such as titanium nitride) extends over the metal-containing trace or pad 204, and an interlayer dielectric 208 (such as silicon dioxide) is disposed over the barrier layer 206. As shown in FIG. 12, the interlayer dielectric 208 is masked with a resist material 212, which is then patterned to define a via location. A partial via 214 is then selectively etched with a fluorinated gas down to the barrier layer 206, which acts as an etch stop. The etching of the partial via 214 results in a first residue layer 216 of a carbon-fluorine based, polymer-containing residue of the interlayer dielectric 208 (“oxide polymer”) coating the sidewall 218 of the partial via 214, as shown in FIG. 13. The barrier layer 206 at the bottom of partial via 214 is then etched to expose the metal-containing trace or pad 204 and form a full via 222, as shown in FIG. 14. However, due to the variation in the thickness of the interlayer dielectric 208 from the center of the wafer to the edge (usually between 4000 and 5000 Å), an oxide over-etch is applied, such that the via will usually extend through the barrier layer 206 and into the metal-containing trace or pad 204. When the barrier layer 206 and metal-containing trace or pad 204 are etched, a second residue layer 224 (“metal polymer”) of a carbon-fluorine based polymer including metal etched from the metal-containing trace or pad 204, as well as any metal components in the barrier layer 206, such as the titanium in a titanium nitride barrier layer, is formed over the first residue layer 216 and the exposed surface 226 of the metal-containing trace or pad 204, also shown in FIG. 14. It is, of course, understood that a single etch could be performed to expose the metal-containing trace or pad 204, which etch would result in a single residue layer. However, even if a single etch were performed, the single residue layer would still have a portion of the residue layer adjacent the via sidewall 218 containing primarily oxide polymer and a portion adjacent the via aperture and the bottom of the via containing primarily metal polymer.
Residue layers, such as first residue layer 216 and second residue layer 224, which coat the full via 222, are very difficult to remove. These residue layers may be removed by dipping the structure in a 35° C. phosphoric acid solution, preferably about a 20:1 ratio (volume of water to volume of acid) solution, for about 90 seconds. Although this technique is effective in removing most of the residue layers, the residue layers are still not completely removed. The portion of the residue still remaining after the phosphoric acid dip adversely affects the conductivity of contacts subsequently formed in the full via 222. It is noted that, although extending the residence time of the semiconductor substrate structure in the phosphoric acid will effectively remove all of the residue layer(s), the increased residence time also results in damage to the metal-containing trace or pad 204.
Thus, it can be appreciated that it would be advantageous to develop a technique to clean substantially all ofthe residue layer(s) from a semiconductor via without substantial damage to the metal-containing trace or pad while using commercially available, widely practiced semiconductor device fabrication techniques.
BRIEF SUMMARY OF THE INVENTION
The present invention relates to a two-step via cleaning process that removes metal polymer and oxide polymer residues from a via in a dielectric layer with substantially no damage to the via or underlying structures. One embodiment of the present invention relates to the removal of the metal polymer and oxide polymer residues after the formation of the via. The via is formed through a dielectric layer and a barrier layer that are disposed over a metal-containing trace, pad, or other circuit element, wherein the metal-containing trace, pad, or other circuit element is disposed on a semiconductor substrate over the aforementioned oxide or other insulator. When such a via is formed, the sidewall of the via is coated with a residue layer. The residue layer generally has two distinct components: an oxide polymer layer and a metal polymer layer.
The two-step cleaning process of the present invention completely removes both components of the residue layer. The residue layer is first subjected to a nitric acid dip to remove the metal polymer layer and expose the oxide polymer layer. The oxide polymer layer is then subjected to a phosphoric acid solution dip to remove the oxide polymer layer. It has also been found that fluorine-containing mixtures, such as hydrofluoric acid (HF) and ammonium fluoride (NH4F), may be used in lieu of the phosphoric acid solution or mixed with phosphoric acid for removal of the oxide polymer layer.
The oxide polymer and metal polymer layers may also be removed during the fabrication of the via, between the formation of the partial via and its extension to the underlying trace and after the full via formation, respectively. A partial via, or first via portion, is formed by masking the dielectric layer and etching through to the barrier layer (etch stop), which forms the oxide polymer residue on the walls of the partial via. The oxide polymer residue is then subjected to a phosphoric acid solution dip, which removes the oxide polymer residue. The barrier layer is then etched to extend the via in a second via portion to expose the metal-containing trace and form a full via. When the barrier layer is etched, the metal polymer layer is formed. The metal polymer layer is then subjected to a nitric acid dip that removes the metal polymer layer. Once a clean full via is achieved, a contact may be completed by, as known in the art, depositing a conductive material into the via.
BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS
While the specification concludes with claims particularly pointing out and distinctly claiming that which is regarded as the present invention, the advantages of this invention can be more readily ascertained from the following description of the invention when read in conjunction with the accompanying drawings in which:
FIGS. 1-3 are side cross-sectional views of a method of removing residue material from a via according to a technique of the present invention;
FIGS. 4-9 are side cross-sectional views of a method of removing residue material while forming a via according to another technique of the present invention;
FIG. 10 is a side cross-sectional view of a contact formed according to a technique of the present invention; and
FIGS. 11-14 are side cross-sectional views of a via formation process according to a known technique.
DETAILED DESCRIPTION OF THE INVENTION
FIGS. 1-3 illustrate one embodiment according to the present invention for removing residue layers from a via. It should be understood that the figures presented in conjunction with this description are not meant to be actual cross-sectional views of any particular portion of an actual semiconductor device, but are merely idealized representations that are employed to more clearly and fully depict the process of the invention than would otherwise be possible.
FIG. 1 illustrates a via 106 in an intermediate structure 100 in the production of a semiconductor device (similar to FIG. 14) directly after the etching of the via 106. This intermediate structure 100 comprises a semiconductor substrate bearing an exposed insulating or dielectric layer 102 (also referred to as “oxide insulator 102”), such as an oxide, having a metal-containing trace or pad 104 of aluminum, aluminum alloys, titanium, titanium/tungsten alloys, molybdenum, or the like, disposed thereon. The via 106 extends through a dielectric layer 108, such as silicon dioxide or the like, and a barrier layer 112, such as silicon nitride, which are disposed over the oxide insulator 102. The sidewalls 114 of the via 106 are coated with a residue layer 116. As used herein, the term “sidewall” of a via encompasses both a single, continuous sidewall, such as may define a round or circular via, as well as a plurality of sidewalls defining a via of another cross-section.
The presence of the residue layer 116 is a natural consequence of the etching of the via 106 and generally comprises two distinct layers: an oxide polymer layer 118 and a metal polymer layer 120. As previously discussed, a partial via or first via portion may be selectively etched through an etch mask 122 down through the dielectric layer 108 to the barrier layer 112 (an etch stop) which results in the oxide polymer layer 118, which is usually a carbon-fluorine based, polymer-containing residue of the dielectric layer 108, coating the sidewalls of the partial via. The barrier layer 112 may be then etched to create a second, contiguous via portion and expose the metal-containing trace or pad 104, thereby forming the via 106.
As discussed above, due to thickness variations in the dielectric layer 108, the barrier layer 112 is typically over-etched such that the etch will usually extend through the barrier layer 112 and into the metal-containing trace or pad 104. When the barrier layer 112 and underlying metal-containing trace or pad 104 are etched, a metal polymer layer 120 is formed atop the oxide polymer layer 118. The metal polymer layer 120 usually comprises a carbon-fluorine based polymer including metal etched from the metal-containing trace or pad 104, as well as any metal components in the barrier layer 112, such as the titanium in a titanium nitride barrier layer 112. Again, as previously discussed, a single etch could be performed to penetrate dielectric layer 108 and barrier layer 112 and expose the metal-containing trace or pad 104, which would result in a single residue layer. However, the single residue layer would still have an inner portion of the residue layer adjacent the via sidewall 114 containing primarily an oxide polymer and an outer portion adjacent the via 106 containing primarily a metal polymer.
It has been found by the inventors that a concentrated nitric acid is effective in removing the metal polymer layer 120 portion of the residue layer 116, and phosphoric acid is effective in removing the oxide polymer layer 118 portion of the residue layer 116. However, it has been found by the inventors that it was not possible to completely remove all of the residue layer 116 by either phosphoric acid application or nitric acid application alone. It was further found by the inventors that attempts to completely remove the residue layer 116 by increasing the residence time in the phosphoric acid results in damage to the barrier layer 112 and/or the metal-containing trace or pad 104. Furthermore, mixtures of phosphoric acid and nitric acid were also found to be unacceptable for removal of the residue layer 116.
Thus, a two-step cleaning process may be used to substantially remove the entire residue layer 116. The residue layer 116 is first subjected to a nitric acid dip for about 200 seconds to remove the metal polymer layer 120 and expose the oxide polymer layer 118, as shown in FIG. 2. The nitric acid dip may preferably contain between about 50% and 100% by weight nitric acid, most preferably about 70% by weight, and preferably have a temperature of between about 10° C. and 100° C., most preferably about 25° C. The duration of the nitric acid dip is preferably between about 10 seconds and 30 minutes, most preferably 200 seconds. However, the duration of the nitric acid dip will depend on the concentration and temperature of the nitric acid dip.
The oxide polymer layer 118 is then subjected to a 35° C. phosphoric acid solution dip, preferably about a 20:1 ratio (volume of water to volume of acid) solution, for about 90 seconds, which removes the oxide polymer layer 118, as shown in FIG. 3, after the etch mask 122 has been removed. The phosphoric acid solution dip may be in a concentration between about 200:1 and 1:1 volumetric ratio of water to acid at a temperature of between about 10° C. and 80° C. The duration of the phosphoric acid solution dip is preferably between about 10 seconds and 10 minutes. However, the duration of the phosphoric acid dip will depend on the concentration and temperature of the dip.
In an experiment employing the aforementioned method, nitric acid and phosphoric acid dips were used to clean vias of depths ranging from 0.4 to 0.7 micron and having diameters ranging from 0.4 to 1 micron and exhibiting metal polymer layers of approximately 200 Å in thickness and oxide polymer layers of approximately 300 Å in thickness. A nitric acid dip was used at about 70% by weight nitric acid, at about ambient room temperature and for a duration of about 200 seconds. A subsequent phosphoric acid dip at about a 20:1 ratio acid to water volume was employed at about 35° C. for about 90 seconds. No detectable metal polymer or oxide polymer remained in the vias after treatment. Thus, a nitric acid dip of about 100 seconds was demonstrated to remove about 100 Å in thickness of oxide polymer.
It has also been found that the oxide polymer layer 118 can be removed by subjecting the oxide polymer layer 118 to a dip in fluorine containing mixtures; for example, components such as hydrofluoric acid (HF) and ammonium fluoride (NH4F) may be used in lieu of the phosphoric acid solution or mixed with phosphoric acid for removal of the oxide polymer layer. A preferred concentration for such fluorine-containing mixtures may range from about 0.01% to about 2%.
As illustrated in FIGS. 4-9, the two-step process may also be effected during the formation of a via. Elements common between FIGS. 1-3 and 4-9 retain the same numeric designation. FIG. 4 illustrates an intermediate structure 150 comprising a semiconductor substrate bearing an oxide insulator 102 having a metal-containing trace or pad 104 formed thereon. A barrier layer 112, such as silicon nitride, extends over the metal-containing trace or pad 104 and a dielectric layer 108, such as silicon dioxide, is disposed over the barrier layer 112. As shown in FIG. 5, the dielectric layer 108 is masked with an etch mask 122, which is patterned to define the via location. A partial via or first via portion 152 is then selectively etched down to the barrier layer 112 (an etch stop) which results in the oxide polymer layer 118, which is usually a carbon-fluorine based, polymer-containing residue of the dielectric layer 108, coating the sidewalls of the partial via 152, as shown in FIG. 6. The oxide polymer layer 118 is then subjected to a phosphoric acid solution dip, preferably about a 20:1 volume ratio of water to phosphoric acid at about 35° C. for about 90 seconds, to remove the oxide polymer layer 118, as shown in FIG. 7.
The barrier layer 112 is then etched to form a second via portion and expose the metal-containing trace or pad 104, thereby forming a full via 156, as shown in FIG. 8. When the barrier layer 112 is etched, as discussed above, a metal polymer layer 120 is formed which is usually a carbon-fluorine based polymer including metal etched from the metal-containing trace or pad 104, as well as any metal components in the barrier layer 112. The metal polymer layer 120 is then subjected to a nitric acid dip, preferably approximately 70% volume nitric acid for about 200 seconds, which removes the metal polymer layer 120, as shown in FIG. 9, after the etch mask 122 has been removed.
Once a clean via is achieved, a contact 160 may be completed by depositing a conductive material 162 into the via, as shown in FIG. 10. The conductive material 162 is preferably a metal, including, but not limited to, copper, silver, gold, aluminum (preferred), and alloys thereof. However, conductive polymers may be used. The deposition of the conductive material 162 may be effected by methods including, but not limited to, hot sputter/reflow, ionized plasma, hot pressure fill, as well as physical vapor deposition and chemical vapor deposition combinations.
Having thus described in detail preferred embodiments ofthe present invention, it is to be understood that the invention defined by the appended claims is not to be limited by particular details set forth in the above description as many apparent variations thereof are possible without departing from the spirit or scope thereof.

Claims (21)

1. A method of cleaning a via on a semiconductor device, the method comprising:
exposing a via extending into a dielectric, having residue on sidewalls thereof and an exposed metal on a lowermost portion thereof to a first solution including nitric acid followed by a second phosphoric acid-containing solution.
2. The method of claim 1, further comprising forming the via by exposing a surface of the dielectric to a fluorinated gas.
3. The method of claim 2, wherein exposing the surface of the dielectric to a fluorinated gas comprises exposing the surface of the dielectric to a fluorinated gas selected from the group consisting of CF4, CHF3, C2F6, CH2F2, and SF6.
4. The method of claim 1, wherein exposing the via to a second phosphoric acid-containing solution comprises exposing the via to a second phosphoric acid-containing solution having a concentration between about 200 parts water to 1 part phosphoric acid to 1 part water to 1 part phosphoric acid.
5. The method of claim 1, wherein exposing the via to a second phosphoric acid-containing solution comprises exposing the via to a phosphoric acid-containing solution including a fluorine-containing component.
6. The method of claim 5, wherein exposing the via to a second phosphoric acid-containing solution including a fluorine-containing component comprises exposing the via to a second phosphoric acid-containing solution including hydrofluoric acid.
7. The method of claim 5, wherein exposing the via to a second phosphoric acid-containing solution including a fluorine-containing component comprises exposing the via to a second phosphoric acid-containing solution including ammonium fluoride.
8. A method of forming a contact opening on a semiconductor substrate, comprising:
forming a contact opening in a dielectric to expose at least a portion of an underlying barrier;
exposing the contact opening to a fluoride-containing solution;
etching the barrier to reveal a metal-containing surface on a lowermost portion of the contact opening; and
applying a nitric acid-containing solution to the contact opening.
9. The method of claim 8, wherein exposing the contact opening to a fluoride-containing solution comprises exposing the contact opening to a fluoride-containing solution including phosphoric acid.
10. The method of claim 8, wherein forming a contact opening in a dielectric further comprises forming a contact opening having substantially parallel sidewalls with oxide residue thereon.
11. The method of claim 10, wherein exposing the contact opening to a fluoride-containing solution comprises removing the oxide residue from the substantially parallel sidewalls.
12. The method of claim 8, wherein etching the barrier further comprises forming a metal-containing residue layer on sidewalls of the contact opening.
13. The method of claim 12, wherein applying a nitric acid-containing solution to the contact opening comprises removing the metal-containing residue layer from the sidewalls of the contact opening.
14. A method of forming a contact opening, comprising:
forming a partial contact opening in a dielectric on a semiconductor material;
etching the partial contact opening to form a full contact opening having a metal-containing surface on a lowermost portion thereof and sidewalls with metal-containing residue overlying an oxide-containing residue;
exposing the full contact opening to a nitric acid-containing solution to expose the oxide-containing residue; and
introducing a phosphoric acid-containing solution to the full contact opening.
15. The method of claim 14, wherein forming a partial contact opening in the dielectric comprises forming a partial contact opening having a barrier at a lowermost portion thereof.
16. The method of claim 14, wherein forming a partial contact opening in the dielectric comprises exposing the dielectric to a fluorinated gas.
17. The method of claim 14, wherein introducing a phosphoric acid-containing solution to the full contact opening further comprises removing the oxide-containing residue from the sidewalls thereof.
18. The method of claim 14, wherein introducing a phosphoric acid-containing solution to the full contact opening comprises introducing a phosphoric acid-containing solution including a fluoride component to the full contact opening.
19. The method of claim 14, further comprising depositing a conductive material in the full contact opening after the introducing the phosphoric acid-containing solution.
20. The method of claim 14, wherein exposing the full contact opening to a nitric acid-containing solution comprises exposing the full contact opening to a nitric acid-containing solution for about 200 seconds.
21. The method of claim 14, wherein introducing a phosphoric acid-containing solution to the full contact opening comprises introducing a phosphoric acid-containing solution to the full contact opening for about 90 seconds.
US12/341,836 1998-03-05 2008-12-22 Methods for fabricating residue-free contact openings Expired - Fee Related US7700497B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/341,836 US7700497B2 (en) 1998-03-05 2008-12-22 Methods for fabricating residue-free contact openings

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US09/035,497 US6576547B2 (en) 1998-03-05 1998-03-05 Residue-free contact openings and methods for fabricating same
US09/645,903 US7470631B1 (en) 1998-03-05 2000-08-25 Methods for fabricating residue-free contact openings
US12/341,836 US7700497B2 (en) 1998-03-05 2008-12-22 Methods for fabricating residue-free contact openings

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/645,903 Continuation US7470631B1 (en) 1998-03-05 2000-08-25 Methods for fabricating residue-free contact openings

Publications (2)

Publication Number Publication Date
US20090104767A1 US20090104767A1 (en) 2009-04-23
US7700497B2 true US7700497B2 (en) 2010-04-20

Family

ID=21883076

Family Applications (5)

Application Number Title Priority Date Filing Date
US09/035,497 Expired - Lifetime US6576547B2 (en) 1998-03-05 1998-03-05 Residue-free contact openings and methods for fabricating same
US09/645,903 Expired - Fee Related US7470631B1 (en) 1998-03-05 2000-08-25 Methods for fabricating residue-free contact openings
US09/648,696 Expired - Lifetime US6747359B1 (en) 1998-03-05 2000-08-25 Residue-free contact openings and methods for fabricating same
US10/358,629 Expired - Lifetime US6828228B2 (en) 1998-03-05 2003-02-04 Methods for fabricating residue-free contact openings
US12/341,836 Expired - Fee Related US7700497B2 (en) 1998-03-05 2008-12-22 Methods for fabricating residue-free contact openings

Family Applications Before (4)

Application Number Title Priority Date Filing Date
US09/035,497 Expired - Lifetime US6576547B2 (en) 1998-03-05 1998-03-05 Residue-free contact openings and methods for fabricating same
US09/645,903 Expired - Fee Related US7470631B1 (en) 1998-03-05 2000-08-25 Methods for fabricating residue-free contact openings
US09/648,696 Expired - Lifetime US6747359B1 (en) 1998-03-05 2000-08-25 Residue-free contact openings and methods for fabricating same
US10/358,629 Expired - Lifetime US6828228B2 (en) 1998-03-05 2003-02-04 Methods for fabricating residue-free contact openings

Country Status (1)

Country Link
US (5) US6576547B2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110195571A1 (en) * 2010-02-10 2011-08-11 United Microelectronics Corp. Semiconductor process
US11043445B2 (en) 2018-11-07 2021-06-22 Samsung Electronics Co., Ltd. Semiconductor device having a through silicon via and methods of manufacturing the same

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6576547B2 (en) * 1998-03-05 2003-06-10 Micron Technology, Inc. Residue-free contact openings and methods for fabricating same
JP2003060031A (en) * 2001-08-14 2003-02-28 Oki Electric Ind Co Ltd Semiconductor device and its manufacturing method
KR20040017037A (en) * 2002-08-20 2004-02-26 삼성전자주식회사 Semiconductor contact structure and method of forming the same
DE10255865B4 (en) * 2002-11-29 2007-03-22 Infineon Technologies Ag Method for etching contact holes with a small diameter
KR100555505B1 (en) * 2003-07-09 2006-03-03 삼성전자주식회사 Method for fabrication interconnection contact to obtain expanded bottom opening in contact hole by deposition and removal of silicide layer
US20050189656A1 (en) * 2004-02-26 2005-09-01 Chun Yee Tan Micro-vias for electronic packaging
KR100615583B1 (en) * 2004-08-11 2006-08-25 삼성전자주식회사 Methods of forming a pram having a phase-change layer pattern confined in a node isolating layer pattern
US7282802B2 (en) * 2004-10-14 2007-10-16 International Business Machines Corporation Modified via bottom structure for reliability enhancement
DE102005004409B4 (en) * 2005-01-31 2011-01-20 Advanced Micro Devices, Inc., Sunnyvale A technique for increasing process flexibility during the fabrication of vias and trenches in low-k interlayer dielectrics
US7687446B2 (en) * 2006-02-06 2010-03-30 United Microelectronics Corp. Method of removing residue left after plasma process
KR20080060017A (en) * 2006-12-26 2008-07-01 주식회사 하이닉스반도체 Method for manufacturing of semiconductor device
KR100792405B1 (en) * 2007-01-03 2008-01-09 주식회사 하이닉스반도체 Method for fabricating bulb type recess pattern
KR20100052638A (en) * 2008-11-11 2010-05-20 주식회사 동부하이텍 Method for manufacturing of image sensor
US9245797B2 (en) * 2013-08-19 2016-01-26 Taiwan Semiconductor Manufacturing Company, Ltd. Opening fill process and structure formed thereby
TWI629720B (en) 2015-09-30 2018-07-11 東京威力科創股份有限公司 Method and apparatus for dynamic control of the temperature of a wet etch process
CN108831859A (en) * 2018-06-15 2018-11-16 武汉新芯集成电路制造有限公司 The manufacturing method of through-hole
US10763219B2 (en) * 2018-08-14 2020-09-01 Allegro Microsystems, Llc Signal conductor routing configurations and techniques

Citations (51)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3577045A (en) 1968-09-18 1971-05-04 Gen Electric High emitter efficiency simiconductor device with low base resistance and by selective diffusion of base impurities
US3635774A (en) 1967-05-04 1972-01-18 Hitachi Ltd Method of manufacturing a semiconductor device and a semiconductor device obtained thereby
US3654526A (en) 1970-05-19 1972-04-04 Texas Instruments Inc Metallization system for semiconductors
US3867218A (en) 1973-04-25 1975-02-18 Philips Corp Method of etching a pattern in a silicon nitride layer
US4080619A (en) 1975-04-30 1978-03-21 Sony Corporation Bipolar type semiconductor device
DE2754861A1 (en) 1976-12-29 1978-07-06 Ibm SEMI-CONDUCTOR DEVICE WITH A SCHOTTKY BARRIER LAYER CONTACT AND METHOD FOR MANUFACTURING IT
US4253888A (en) 1978-06-16 1981-03-03 Matsushita Electric Industrial Co., Ltd. Pretreatment of photoresist masking layers resulting in higher temperature device processing
US4289845A (en) 1978-05-22 1981-09-15 Bell Telephone Laboratories, Inc. Fabrication based on radiation sensitive resists and related products
US4319069A (en) 1980-07-25 1982-03-09 Eastman Kodak Company Semiconductor devices having improved low-resistance contacts to p-type CdTe, and method of preparation
US4415606A (en) 1983-01-10 1983-11-15 Ncr Corporation Method of reworking upper metal in multilayer metal integrated circuits
US4417385A (en) 1982-08-09 1983-11-29 General Electric Company Processes for manufacturing insulated-gate semiconductor devices with integral shorts
US4495026A (en) 1982-09-03 1985-01-22 Siemens Aktiengesellschaft Method for manufacturing metallized semiconductor components
US4700465A (en) 1984-01-27 1987-10-20 Zoran Corporation Method of selectively making contact structures both with barrier metal and without barrier metal in a single process flow
US4900695A (en) 1986-12-17 1990-02-13 Hitachi, Ltd. Semiconductor integrated circuit device and process for producing the same
US4943539A (en) 1989-05-09 1990-07-24 Motorola, Inc. Process for making a multilayer metallization structure
US5017513A (en) 1989-01-18 1991-05-21 Kabushiki Kaisha Toshiba Method for manufacturing a semiconductor device
US5176790A (en) 1991-09-25 1993-01-05 Applied Materials, Inc. Process for forming a via in an integrated circuit structure by etching through an insulation layer while inhibiting sputtering of underlying metal
JPH0541485A (en) 1991-08-06 1993-02-19 Fuji Electric Co Ltd Manufacture of mos semiconductor element
US5256245A (en) 1992-08-11 1993-10-26 Micron Semiconductor, Inc. Use of a clean up step to form more vertical profiles of polycrystalline silicon sidewalls during the manufacture of a semiconductor device
US5269879A (en) 1991-10-16 1993-12-14 Lam Research Corporation Method of etching vias without sputtering of underlying electrically conductive layer
US5302547A (en) 1993-02-08 1994-04-12 General Electric Company Systems for patterning dielectrics by laser ablation
US5332469A (en) 1992-11-12 1994-07-26 Ford Motor Company Capacitive surface micromachined differential pressure sensor
US5368687A (en) 1993-03-15 1994-11-29 Micron Technology, Inc. Semiconductor processing method of etching insulating inorganic metal oxide materials and method of cleaning metals from the surface of semiconductor wafers
US5376573A (en) 1993-12-10 1994-12-27 Advanced Micro Devices, Inc. Method of making a flash EPROM device utilizing a single masking step for etching and implanting source regions within the EPROM core and redundancy areas
US5376235A (en) 1993-07-15 1994-12-27 Micron Semiconductor, Inc. Method to eliminate corrosion in conductive elements
US5420076A (en) 1994-01-03 1995-05-30 Texas Instruments Incorporated Method of forming a contact for multi-level interconnects in an integrated circuit
US5447613A (en) 1990-12-20 1995-09-05 Mitel Corporation Preventing of via poisoning by glow discharge induced desorption
US5470790A (en) 1994-10-17 1995-11-28 Intel Corporation Via hole profile and method of fabrication
US5486235A (en) 1993-08-09 1996-01-23 Applied Materials, Inc. Plasma dry cleaning of semiconductor processing chambers
US5508229A (en) 1994-05-24 1996-04-16 National Semiconductor Corporation Method for forming solder bumps in semiconductor devices
US5511020A (en) 1993-11-23 1996-04-23 Monolithic System Technology, Inc. Pseudo-nonvolatile memory incorporating data refresh operation
US5514247A (en) 1994-07-08 1996-05-07 Applied Materials, Inc. Process for plasma etching of vias
US5563099A (en) 1993-09-14 1996-10-08 Texas Instuments Incorporated Metal junction method of manufacture for semiconductor devices
WO1997003469A1 (en) 1995-07-10 1997-01-30 Siemens Aktiengesellschaft Electrically erasable programmable rom memory cell array and a method of producing the same
US5607543A (en) 1995-04-28 1997-03-04 Lucent Technologies Inc. Integrated circuit etching
US5622787A (en) 1993-12-09 1997-04-22 Mitsubishi Denki Kabushiki Kaisha Mask for transferring a pattern for use in a semiconductor device and method of manufacturing the same
US5628871A (en) 1993-09-17 1997-05-13 Fujitsu Limited Method of removing resist mask and a method of manufacturing semiconductor device
US5650041A (en) 1994-06-17 1997-07-22 Texas Instruments Incorporated Semiconductor device fabrication method
US5661083A (en) 1996-01-30 1997-08-26 Integrated Device Technology, Inc. Method for via formation with reduced contact resistance
US5783495A (en) 1995-11-13 1998-07-21 Micron Technology, Inc. Method of wafer cleaning, and system and cleaning solution regarding same
US5872061A (en) * 1997-10-27 1999-02-16 Taiwan Semiconductor Manufacturing Company, Ltd. Plasma etch method for forming residue free fluorine containing plasma etched layers
US5883001A (en) 1994-11-07 1999-03-16 Macronix International Co., Ltd. Integrated circuit passivation process and structure
US5888309A (en) 1997-12-29 1999-03-30 Taiwan Semiconductor Manufacturing Company, Ltd. Lateral etch inhibited multiple for forming a via through a microelectronics layer susceptible to etching within a fluorine containing plasma followed by an oxygen containing plasma
US5970376A (en) 1997-12-29 1999-10-19 Taiwan Semiconductor Manufacturing Company, Ltd. Post via etch plasma treatment method for forming with attenuated lateral etching a residue free via through a silsesquioxane spin-on-glass (SOG) dielectric layer
US6012469A (en) 1997-09-17 2000-01-11 Micron Technology, Inc. Etch residue clean
US6020254A (en) 1995-11-22 2000-02-01 Nec Corporation Method of fabricating semiconductor devices with contact holes
US6037664A (en) 1997-08-20 2000-03-14 Sematech Inc Dual damascene interconnect structure using low dielectric constant material for an inter-level dielectric layer
US6051505A (en) 1998-03-05 2000-04-18 Taiwan Semiconductor Manufacturing Company Plasma etch method for forming metal-fluoropolymer residue free vias through silicon containing dielectric layers
US6136767A (en) 1997-03-03 2000-10-24 Micron Technology, Inc. Dilute composition cleaning method
US6228563B1 (en) 1999-09-17 2001-05-08 Gasonics International Corporation Method and apparatus for removing post-etch residues and other adherent matrices
US6576547B2 (en) 1998-03-05 2003-06-10 Micron Technology, Inc. Residue-free contact openings and methods for fabricating same

Patent Citations (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3635774A (en) 1967-05-04 1972-01-18 Hitachi Ltd Method of manufacturing a semiconductor device and a semiconductor device obtained thereby
US3577045A (en) 1968-09-18 1971-05-04 Gen Electric High emitter efficiency simiconductor device with low base resistance and by selective diffusion of base impurities
US3654526A (en) 1970-05-19 1972-04-04 Texas Instruments Inc Metallization system for semiconductors
US3867218A (en) 1973-04-25 1975-02-18 Philips Corp Method of etching a pattern in a silicon nitride layer
US4080619A (en) 1975-04-30 1978-03-21 Sony Corporation Bipolar type semiconductor device
DE2754861A1 (en) 1976-12-29 1978-07-06 Ibm SEMI-CONDUCTOR DEVICE WITH A SCHOTTKY BARRIER LAYER CONTACT AND METHOD FOR MANUFACTURING IT
US4289845A (en) 1978-05-22 1981-09-15 Bell Telephone Laboratories, Inc. Fabrication based on radiation sensitive resists and related products
US4253888A (en) 1978-06-16 1981-03-03 Matsushita Electric Industrial Co., Ltd. Pretreatment of photoresist masking layers resulting in higher temperature device processing
US4319069A (en) 1980-07-25 1982-03-09 Eastman Kodak Company Semiconductor devices having improved low-resistance contacts to p-type CdTe, and method of preparation
US4417385A (en) 1982-08-09 1983-11-29 General Electric Company Processes for manufacturing insulated-gate semiconductor devices with integral shorts
US4495026A (en) 1982-09-03 1985-01-22 Siemens Aktiengesellschaft Method for manufacturing metallized semiconductor components
US4415606A (en) 1983-01-10 1983-11-15 Ncr Corporation Method of reworking upper metal in multilayer metal integrated circuits
US4700465A (en) 1984-01-27 1987-10-20 Zoran Corporation Method of selectively making contact structures both with barrier metal and without barrier metal in a single process flow
US4900695A (en) 1986-12-17 1990-02-13 Hitachi, Ltd. Semiconductor integrated circuit device and process for producing the same
US5017513A (en) 1989-01-18 1991-05-21 Kabushiki Kaisha Toshiba Method for manufacturing a semiconductor device
US4943539A (en) 1989-05-09 1990-07-24 Motorola, Inc. Process for making a multilayer metallization structure
US5447613A (en) 1990-12-20 1995-09-05 Mitel Corporation Preventing of via poisoning by glow discharge induced desorption
JPH0541485A (en) 1991-08-06 1993-02-19 Fuji Electric Co Ltd Manufacture of mos semiconductor element
US5176790A (en) 1991-09-25 1993-01-05 Applied Materials, Inc. Process for forming a via in an integrated circuit structure by etching through an insulation layer while inhibiting sputtering of underlying metal
US5269879A (en) 1991-10-16 1993-12-14 Lam Research Corporation Method of etching vias without sputtering of underlying electrically conductive layer
US5256245A (en) 1992-08-11 1993-10-26 Micron Semiconductor, Inc. Use of a clean up step to form more vertical profiles of polycrystalline silicon sidewalls during the manufacture of a semiconductor device
US5332469A (en) 1992-11-12 1994-07-26 Ford Motor Company Capacitive surface micromachined differential pressure sensor
US5302547A (en) 1993-02-08 1994-04-12 General Electric Company Systems for patterning dielectrics by laser ablation
US5368687A (en) 1993-03-15 1994-11-29 Micron Technology, Inc. Semiconductor processing method of etching insulating inorganic metal oxide materials and method of cleaning metals from the surface of semiconductor wafers
US5376235A (en) 1993-07-15 1994-12-27 Micron Semiconductor, Inc. Method to eliminate corrosion in conductive elements
US5486235A (en) 1993-08-09 1996-01-23 Applied Materials, Inc. Plasma dry cleaning of semiconductor processing chambers
US5563099A (en) 1993-09-14 1996-10-08 Texas Instuments Incorporated Metal junction method of manufacture for semiconductor devices
US5628871A (en) 1993-09-17 1997-05-13 Fujitsu Limited Method of removing resist mask and a method of manufacturing semiconductor device
US5511020A (en) 1993-11-23 1996-04-23 Monolithic System Technology, Inc. Pseudo-nonvolatile memory incorporating data refresh operation
US5622787A (en) 1993-12-09 1997-04-22 Mitsubishi Denki Kabushiki Kaisha Mask for transferring a pattern for use in a semiconductor device and method of manufacturing the same
US5376573A (en) 1993-12-10 1994-12-27 Advanced Micro Devices, Inc. Method of making a flash EPROM device utilizing a single masking step for etching and implanting source regions within the EPROM core and redundancy areas
US5420076A (en) 1994-01-03 1995-05-30 Texas Instruments Incorporated Method of forming a contact for multi-level interconnects in an integrated circuit
US5508229A (en) 1994-05-24 1996-04-16 National Semiconductor Corporation Method for forming solder bumps in semiconductor devices
US5650041A (en) 1994-06-17 1997-07-22 Texas Instruments Incorporated Semiconductor device fabrication method
US5514247A (en) 1994-07-08 1996-05-07 Applied Materials, Inc. Process for plasma etching of vias
US5619071A (en) 1994-10-17 1997-04-08 Intel Corporation Anchored via connection
US5470790A (en) 1994-10-17 1995-11-28 Intel Corporation Via hole profile and method of fabrication
US5883001A (en) 1994-11-07 1999-03-16 Macronix International Co., Ltd. Integrated circuit passivation process and structure
US5607543A (en) 1995-04-28 1997-03-04 Lucent Technologies Inc. Integrated circuit etching
WO1997003469A1 (en) 1995-07-10 1997-01-30 Siemens Aktiengesellschaft Electrically erasable programmable rom memory cell array and a method of producing the same
US5943572A (en) 1995-07-10 1999-08-24 Siemens Aktiengesellschaft Electrically writable and erasable read-only memory cell arrangement and method for its production
US5783495A (en) 1995-11-13 1998-07-21 Micron Technology, Inc. Method of wafer cleaning, and system and cleaning solution regarding same
US6020254A (en) 1995-11-22 2000-02-01 Nec Corporation Method of fabricating semiconductor devices with contact holes
US5661083A (en) 1996-01-30 1997-08-26 Integrated Device Technology, Inc. Method for via formation with reduced contact resistance
US6384001B2 (en) 1997-03-03 2002-05-07 Micron Technology, Inc. Dilute cleaning composition
US6136767A (en) 1997-03-03 2000-10-24 Micron Technology, Inc. Dilute composition cleaning method
US6037664A (en) 1997-08-20 2000-03-14 Sematech Inc Dual damascene interconnect structure using low dielectric constant material for an inter-level dielectric layer
US6012469A (en) 1997-09-17 2000-01-11 Micron Technology, Inc. Etch residue clean
US5872061A (en) * 1997-10-27 1999-02-16 Taiwan Semiconductor Manufacturing Company, Ltd. Plasma etch method for forming residue free fluorine containing plasma etched layers
US5970376A (en) 1997-12-29 1999-10-19 Taiwan Semiconductor Manufacturing Company, Ltd. Post via etch plasma treatment method for forming with attenuated lateral etching a residue free via through a silsesquioxane spin-on-glass (SOG) dielectric layer
US5888309A (en) 1997-12-29 1999-03-30 Taiwan Semiconductor Manufacturing Company, Ltd. Lateral etch inhibited multiple for forming a via through a microelectronics layer susceptible to etching within a fluorine containing plasma followed by an oxygen containing plasma
US6051505A (en) 1998-03-05 2000-04-18 Taiwan Semiconductor Manufacturing Company Plasma etch method for forming metal-fluoropolymer residue free vias through silicon containing dielectric layers
US6576547B2 (en) 1998-03-05 2003-06-10 Micron Technology, Inc. Residue-free contact openings and methods for fabricating same
US6747359B1 (en) 1998-03-05 2004-06-08 Micron Technology, Inc. Residue-free contact openings and methods for fabricating same
US6828228B2 (en) * 1998-03-05 2004-12-07 Micron Technology, Inc. Methods for fabricating residue-free contact openings
US7470631B1 (en) * 1998-03-05 2008-12-30 Micron Technology, Inc. Methods for fabricating residue-free contact openings
US6228563B1 (en) 1999-09-17 2001-05-08 Gasonics International Corporation Method and apparatus for removing post-etch residues and other adherent matrices

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Burkman, D.C., et al., Aqueous Cleaning ProcessesHandbook of Semiconductor Wafer Cleaning, Chaper 3, Ed. Werner Kern, Werner Kern Associates, East Windsor, New Jersey, (1983), pp. 109-151.

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110195571A1 (en) * 2010-02-10 2011-08-11 United Microelectronics Corp. Semiconductor process
US8252679B2 (en) * 2010-02-10 2012-08-28 United Microelectronics Corp. Semiconductor process
US11043445B2 (en) 2018-11-07 2021-06-22 Samsung Electronics Co., Ltd. Semiconductor device having a through silicon via and methods of manufacturing the same
US11600552B2 (en) 2018-11-07 2023-03-07 Samsung Electronics Co., Ltd. Semiconductor device having a through silicon via and methods of manufacturing the same

Also Published As

Publication number Publication date
US6828228B2 (en) 2004-12-07
US20030143840A1 (en) 2003-07-31
US7470631B1 (en) 2008-12-30
US20020072230A1 (en) 2002-06-13
US20090104767A1 (en) 2009-04-23
US6576547B2 (en) 2003-06-10
US6747359B1 (en) 2004-06-08

Similar Documents

Publication Publication Date Title
US7700497B2 (en) Methods for fabricating residue-free contact openings
US6465352B1 (en) Method for removing dry-etching residue in a semiconductor device fabricating process
US7417319B2 (en) Semiconductor device with connecting via and dummy via and method of manufacturing the same
US5700740A (en) Prevention of corrosion of aluminum interconnects by removing corrosion-inducing species
US5281850A (en) Semiconductor device multilayer metal layer structure including conductive migration resistant layers
US6117793A (en) Using silicide cap as an etch stop for multilayer metal process and structures so formed
US20050020057A1 (en) Method for fabricating a semiconductor device
US7232763B2 (en) Method of manufacturing semiconductor device
US5776832A (en) Anti-corrosion etch process for etching metal interconnections extending over and within contact openings
JP2004247675A (en) Method of manufacturing semiconductor device
US6733597B2 (en) Method of cleaning a dual damascene structure
US6759324B1 (en) Method of forming a low resistance contact to underlying aluminum interconnect by depositing titanium in a via opening and reacting the titanium with the aluminum
JPH09298199A (en) Semiconductor device and its manufacture
US7153782B2 (en) Effective solution and process to wet-etch metal-alloy films in semiconductor processing
US6130167A (en) Method of preventing corrosion of a metal structure exposed in a non-fully landed via
US6554002B2 (en) Method for removing etching residues
US6847085B2 (en) High aspect ratio contact surfaces having reduced contaminants
JPH11312734A (en) Forming method and structure of contact to copper layer inside insulating layer via of semiconductor wafer
US5538921A (en) Integrated circuit fabrication
US6831007B2 (en) Method for forming metal line of Al/Cu structure
US7288487B1 (en) Metal/oxide etch after polish to prevent bridging between adjacent features of a semiconductor structure
KR20040105578A (en) Semiconductor device and manufacturing method thereof
CN108281381B (en) Preparation method of semiconductor interconnection structure
KR0154190B1 (en) Formation method of tungsten plug in semiconductor device
JP2661355B2 (en) Method for manufacturing semiconductor device

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140420