US6294420B1 - Integrated circuit capacitor - Google Patents

Integrated circuit capacitor Download PDF

Info

Publication number
US6294420B1
US6294420B1 US09/014,724 US1472498A US6294420B1 US 6294420 B1 US6294420 B1 US 6294420B1 US 1472498 A US1472498 A US 1472498A US 6294420 B1 US6294420 B1 US 6294420B1
Authority
US
United States
Prior art keywords
layer
capacitor
nitride
metal
base electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/014,724
Inventor
Robert Tsu
Isamu Asano
Shinpei Iijima
William R. McKee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US09/014,724 priority Critical patent/US6294420B1/en
Assigned to TEXAS INSTRUMENTS INCORPORATED reassignment TEXAS INSTRUMENTS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ASANO, ISAMU, MCKEE, WILLIAM R., IIJIMA, SHINPEI, TSU, ROBERT
Priority to US09/918,228 priority patent/US6653676B2/en
Application granted granted Critical
Publication of US6294420B1 publication Critical patent/US6294420B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/10Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/75Electrodes comprising two or more layers, e.g. comprising a barrier layer and a metal layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/55Capacitors with a dielectric comprising a perovskite structure material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System
    • H01L21/28518Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic System the conductive layers comprising silicides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76897Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/90Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions

Definitions

  • This invention relates generally to semiconductor devices and specifically to an integrated circuit capacitor and a method of forming a capacitor.
  • the increasing density of integrated circuits is increasing the need for materials with high dielectric constants to be used in electrical devices such as capacitors.
  • capacitance is directly related to the surface area of the electrode in contact with the capacitor dielectric, but is not significantly affected by the electrode volume.
  • the current method generally utilized to achieve higher capacitance per unit area is to increase the surface area/unit area by increasing the topography, such as in trench and stack capacitors using SiO 2 or SiO 2 /Si 3 N 4 as the dielectric. This approach becomes very difficult in terms of manufacturability for devices such as the 256 Mbit and 1 Gbit DRAMs.
  • HDC high dielectric constant
  • Yamamichi et al. teach a (Ba,Sr) only, (BST) based stacked capacitor with a RuO 2 Ru/TiN/TiSix storage node. “An ECR MOCVD (Ba,Sr)TiO 3 based stacked capacitor technology with RuO 2 /Ru/TiN/TiSi x storage nodes for Gbit-scale DRAMs,” 1995 IEDM 119. In this process, fully planarized n-type polysilicon plugs were fabricated. Fifty nanometer titanium and 50 nm TiN layers were then deposited using a Ti metal target. This double layer was treated by RTA in N 2 at 700° C. for 30 seconds to form a TiSi x silicide layer. Furthermore, a 50-100 nm metal Ru layer was inserted between the RuO 2 and BST deposition.
  • the present invention provides an integrated circuit capacitor which can be used in a wide variety of devices including dynamic random access memories (DRAMs).
  • DRAMs dynamic random access memories
  • Conventional oxynitride (N/O) dielectrics have smaller storage charge per unit area than high dielectric constant materials such as Ta 2 O 5 , Ba 1 ⁇ x Sr x TiO 3 (BST), SrTiO 3 , and Pb 1 ⁇ x Zr x TiO 3 (PZT).
  • metal-insulator-metal (MIM) capacitors using the high dielectric constant materials have been proposed for supplying high storage charge density in a small storage cell.
  • the present invention proposes self-aligned MIM capacitor formation which can be used in conjunction with high dielectric constant materials.
  • the capacitor formation begins with a base electrode material adjacent an insulating region.
  • This base electrode material can comprise polysilicon or a metal.
  • a layer of a first material, such as a siliciding metal, is formed over the base electrode material as well as the adjacent insulating region.
  • a self-aligned capacitor electrode can then be formed by reacting the first material with the base electrode material and removing unreacted portions of the first material from the insulating region.
  • the capacitor is then completed by forming a dielectric layer over the self-aligned capacitor electrode and a second capacitor electrode over the dielectric layer.
  • Each of the dielectric layer and/or the second capacitor electrode may be aligned with the storage node but do not have to be.
  • a bottom electrode formed from doped polysilicon is patterned using conventional photoresist and etching.
  • a conformal silicide layer is formed along the bottom electrode (or storage node in a DRAM) through silicidation using rapid thermal anneal (RTA) following a chemical vapor deposition (CVD) metal deposition.
  • RTA rapid thermal anneal
  • CVD chemical vapor deposition
  • the non-silicided metal layer is selectively etched away.
  • a nitridation process using N 2 or NH 3 plus rapid thermal nitridation (RTN) is applied to form a metal nitride conductive layer along the bottom electrode.
  • a thin SiON layer may consequently be formed on the surface of any adjacent oxide regions.
  • the dielectric and top plate are sequentially deposited on the bottom electrode to form the self-aligned MIM capacitor.
  • this capacitor includes a semiconductor region, a silicide layer disposed on the semiconductor region, a conductive nitride layer disposed on the silicide layer, a dielectric layer disposed on the silicide layer, and a conductive layer disposed on the dielectric layer.
  • a second embodiment capacitor has a first electrode which includes a semiconductor region and a conductive nitride layer disposed on the semiconductor region.
  • the conductive nitride includes a metal silicide.
  • the present invention discloses a unique process for forming a self-aligned capacitor plate.
  • this self-aligned electrode has good oxidation resistance and a high work function.
  • conductive nitride electrodes have better oxidation resistance and higher work function than pure metal electrodes.
  • These conductive nitrides can be used as direct capacitor electrodes or electrode diffusion barriers, which are typically needed for BST or PZT deposition.
  • this self-aligned conductive nitride electrodes are suitable for the Ta 2 O 5 .
  • FIG. 1 is a cross-sectional view of a first embodiment stacked capacitor of the present invention
  • FIGS. 2 a - 2 c are cross-sectional views of alternate embodiment capacitors
  • FIGS. 3 a - 3 g are cross-sectional views illustrating the formation of an integrated circuit capacitor of the present invention.
  • FIGS. 4 a - 4 c are diagrams of a DRAM circuit which can utilize the capacitor of the present invention.
  • FIGS. 5 a - 5 j are cross-sectional views illustrating one process flow for forming a DRAM which utilizes the capacitor of the present invention.
  • FIG. 6 is a cross-sectional view illustrating the formation of a trench integrated circuit capacitor for a DRAM, according to an alternative embodiment of the present invention.
  • FIG. 1 illustrates a simplified view of a first embodiment integrated circuit capacitor 10 of the present invention. It is noted in viewing FIG. 1, as well as subsequent figures, that no attempt has been made to draw the various levels to scale. Specific dimensions will be provided in the written description when warranted.
  • Capacitor 10 includes a first electrode 12 , a second electrode 14 and a dielectric layer 16 .
  • dielectric layer 16 separates first and second electrodes 12 and 14 .
  • Prior art capacitors have used a high dielectric constant (k) layer 16 .
  • a high dielectric constant material is defined as one which has a dielectric constant of about 50 or greater. Any material which has this property could be encompassed. Specific materials will also be disclosed. When a specific material is discussed it is preferably a high dielectric material but does not need to be.
  • high dielectric materials examples include Ta 2 O 5 , BST, SrTiO 3 , and PZT. These high dielectric constant materials are typically grown by metal-organic chemical vapor deposition (MOCVD) in oxygen ambient. As a result, the bottom electrode must be resistant to oxidation. Since a conventional polysilicon bottom electrode 12 will form a SiO 2 layer if a high-k dielectric film 16 is deposited directly, a metal or conductive nitride electrode is typically included with the use of the high-k dielectrics.
  • MOCVD metal-organic chemical vapor deposition
  • one prior art paper has proposed using Ta 2 O 5 for the storage dielectrics with a CVD tungsten plate on top of polysilicon as the bottom electrode.
  • T. Kaga et al. “A 0.29 ⁇ m 2 MIM-CROWN Cell and Process Technologies for 1-Gigabit DRAMs,” 1994 IEDM 927.
  • the tungsten electrode is oxidized at temperatures above 400° C., Hence, this material is not a good candidate for a high-k dielectric electrode since it will oxidize during dielectric formation.
  • CVD metals such as platinum, palladium and aluminum or conductive nitrides such as TaSiN, TiSiN, WN, TIN, and TiAlN deposited on polysilicon have also been proposed for the bottom electrode. But these materials need additional patterning and etching processes. Furthermore, the above CVD processes are either not available or mature currently. In order to have an easy integrated electrode and robust processes, we propose a self-aligned bottom electrode process for integrated circuit capacitors which can be used with the high-k dielectrics.
  • FIG. 1 illustrates a first electrode 12 which comprises a multilayer structure.
  • first electrode 12 can comprise semiconductor region 18 , metal layer 20 and conductive diffusion-barrier layer 22 .
  • the semiconductor region 18 comprises silicon although other materials are possible. Polysilicon tends to be the preferred material since much know-how exists relating to the processing of silicon structures. Other materials could alternatively be used. In an alternate embodiment, semiconductor region 18 may be replaced by a metal region. One such embodiment is described in further detail in co-pending application Ser. No. 09/014484(TI-21973).
  • Layer 20 preferably comprises a silicide layer. Any number of materials can be used including tantalum silicide (TaSi x ), titanium silicide (TiSi x ), aluminum silicide (AlSi x ), tungsten silicide (WSi x ), molybdenum silicide (MoSi x ), Cobalt Silicide (CoSi x ), and metal alloy silicides. Layer 20 can range in thickness from about 3 nm to about 100 nm. A thinner layer tends to add less stress so a thickness of at least about 3 nm is typically used.
  • electrode layer 22 comprises a conductive nitride layer.
  • Materials which can be used for this layer include Ta—Si—N, Ti—Si—N, W—Si—N, Ti—N, Mo—Si—N, Ti—Al—N, W—N, Mo—N, and metal alloy silicon nitrides.
  • the dashes included within the chemical notations are used to denote the fact that each of the elements in the compound may not be present in equal portions.
  • barrier layer 22 materials including other ternary (or greater) amorphous nitrides (e.g., Ta—B—N, Ti—B—N), exotic conductive nitrides (e.g., Zr-nitride, Hf-nitride, Y-nitride, Sc-nitride, La-nitride and other rare earth nitrides, n-deficient Al-nitride, doped Al-nitride, Mg-nitride, Ca-nitride, Sr-nitride, Ba-nitride), or alloys of the these exotic conductive nitrides with common silicon processing materials such as TiN, GaN, Ni-nitride, Co nitride, Ta-nitride and W-nitride.
  • ternary (or greater) amorphous nitrides e.g., Ta—B—N, Ti—B—N
  • exotic conductive nitrides e
  • noble metal insulator alloys such as Pt—Si—N, Pd—Si—O, Pd—B—(O,N), Pd—Al—N, Ru—Si—(O,N), Ir—Si—O, Re—Si—N, Rh—Al—O, Au—Si—N, may also constitute electrode layer 22 and Ag—Si—N.
  • barrier layer 22 can comprise multiple layers including combinations of the above materials.
  • the bottom electrode 12 comprises a polysilicon/silicide/conductive nitride structure.
  • bottom electrode 12 can comprise a metal/conductive nitride structure.
  • the silicidation and nitridation processes described below will form self-aligned electrodes with beginning polysilicon or metal electrodes. It is also noted that the nitridation process (described below) could consume all the silicide 20 depending on silicide thickness and nitridation conditions.
  • the final structure 12 would comprise a semiconductor (or metal) layer 18 and a conductive nitride layer 22 (without the intervening metal layer 20 ).
  • electrode 18 is formed from metal, materials such as tungsten, titanium, tantalum, molybdenum, cobalt, zirconium, ruthenium, or metal alloys or silicides are preferred.
  • metal silicides tungsten tends to be preferred since it is currently being used in other processes and has better oxidation resistance and a larger work function than titanium or tantalum. In any event, either titanium, tantalum, or any of the other materials can still be used.
  • the capacitor of the present invention can be fabricated with a large number of dielectric materials 16 . While standard oxide and nitride materials can be used, the present invention can also be used with high dielectric constant materials including tantalum pentoxide (Ta 2 O 5 ), barium strontium titanate or simply BST (Ba 1 ⁇ x Sr x TiO 3 ), strontium titanate (SrTiO 3 ) and lead zirconium titanate or simply PZT (Pb 1 ⁇ x Zr x TiO 3 ). As noted above, these materials are not compatible with simply silicon structures. But these materials can be used with the structure described herein.
  • Top electrode 14 can comprise just about any conductive material. The only criteria is that the electrode material be physically (e.g., adhesively, thermally) compatible with dielectric material 16 .
  • electrode 14 can comprise silicon (e.g., polysilicon), a metal (e.g., aluminum, copper, palladium, platinum, ruthenium, gold, silver, tantalum, titanium, molybdenum, tungsten), a silicide (e.g., TaSi x , TiSi x , AlSi x , CoSix, WSi x , MoSi x , an alloy silicide), a conductive nitride (e.g., Ti—N, Ti—Al—N, Ta—Si—N, W—Si—N, W—N, Mo—N, Ru—N, Sn—N, Zr—N), a conductive oxide (e.g., RuO 2 , SnO, ZO, IrO), or other conductive materials (
  • FIGS. 2 a - 2 c illustrate three of such structures as examples.
  • FIG. 2 a illustrates a simple crown structure with a cylindrical bottom electrode 12 .
  • FIGS. 2 b illustrates a capacitor which includes a spacer 23 and
  • FIG. 2 c illustrates a crown capacitor with concentric cylinders.
  • FIGS. 3 a - 3 f A process for forming the capacitor of the present invention will now be described with reference to FIGS. 3 a - 3 f . While a simple stacked capacitor will be illustrated, it is noted that any number of structure shapes can also be formed using the same steps.
  • a plug 24 is formed through conventional patterning and etching.
  • the plug 24 material can be doped polysilicon or a metal.
  • a polysilicon plug 24 will be assumed for the description that follows. The nature of the plug is not critical, however, and can be eliminated completely. For example, the same material used to make the storage node may also fill the hole.
  • polysilicon plug 24 is formed within an insulating layer 26 .
  • insulating layer 26 comprises a oxide layer formed through the decomposition of tetraethyloxysilane (TEOS) on a borophosphosilicate glass (BPSG) layer.
  • TEOS tetraethyloxysilane
  • BPSG borophosphosilicate glass
  • the TEOS process is desirable since the resultant oxide tends to have better oxide properties than BPSG in terms of breakdown, leakage, and density. Hence, the TEOS oxide is deposited on top of BPSG.
  • metal layer 28 is formed over the structure.
  • a CVD metal layer 28 is deposited over the entire surface of electrode 18 as well as insulating region 26 .
  • metal layer 28 should be a material that is relatively good for oxidation resistance and has a high work function. Preferred materials would include tantalum, titanium, aluminum, tungsten, molybdenum, cobalt, titanium aluminum, and metal alloys.
  • a silicidation process can then be performed as illustrated in FIG. 3 c .
  • the process can be performed by furnace anneal or RTA (rapid thermal anneal) in an inert gas (e.g., Ar, N 2 , H 2 /N 2 , He) ambient to form a metal silicide 20 along portions of bottom electrode 18 .
  • an inert gas e.g., Ar, N 2 , H 2 /N 2 , He
  • a nitridation process using N 2 or NH 3 is applied to the metal silicide layer 20 to form a conductive nitride layer 22 .
  • This process may optionally include a rapid thermal nitridation (RTN) step.
  • RTN rapid thermal nitridation
  • Conductive nitride layer 22 is preferred since it has a much better oxidation resistance and higher work function than pure metals and metal silicides.
  • metal base electrode 18 If a metal base electrode 18 is used, it can be nitrided using a nitridation process by N 2 or NH 3 plasma plus RTN to form metal nitride 22 (without intervening layer 20 ). This metal nitride 22 will also have better oxidation resistance and a higher work function than a pure metal electrode.
  • conductive nitride layer 22 is formed as part of the bottom electrode 12 instead of the metal silicide nitride formed in the case of using the polysilicon base electrode 18 . Further examples of metal electrodes are provided in co-pending application Ser. No. 09/014484 (TI-21973).
  • the self-aligned electrode 12 is formed after the nitridation of the metal base electrode 18 or metal silicide intervening layer 20 .
  • An advantage of this process is that the bottom electrode 12 is formed self-aligned with the original base electrode 18 . Since well known materials such as silicon can be used as the base electrode, this electrode can take a variety of shapes and sizes. This advantage will be explored in more detail below with reference to DRAM devices.
  • a silicon-oxide-nitride (SiON) insulating layer (not shown) may be formed on the surface of the oxide insulating region 26 during the nitridation process. Since SiON is not conductive and any plasma damage will be repaired by RTN, any SiON layer should have no effect on the cell array. Specifically, the SiON layer should not induce leakage in the capacitor.
  • dielectric layer 16 is formed.
  • a CVD (e.g., PECVD) dielectric layer 16 which can be Ta 2 O 5 for instance, is deposited along surface of the insulating region 26 and bottom electrode 12 .
  • PECVD e.g., PECVD
  • FIG. 3 f illustrates dielectric layer 16 extending beyond the limits of storage node 12 . It is noted that this feature is not necessary.
  • An upper electrode 14 can next be formed over capacitor dielectric 16 to complete the capacitor as shown in FIG. 3 g .
  • This electrode layer 14 can be formed by CVD, plasma enhanced CVD, or sputtering, for example. As discussed above, a large number of materials can be used. A multilayer structure can also be used. Electrode layer 14 can extend beyond dielectric layer 16 and/or storage n ode 12 or can be aligned with the underlying layers.
  • Embodiment 1 Embodiment 2 Embodiment 3 Provide wafer n-type Si wafer n-type Si wafer n-type Si wafer Form storage node polysilicon polysilicon polysilicon Metal layer sputter W sputter W CVD of WSi 4 (deposited at (deposited at room temp.) room temp.) Silicidation heat at about heat at about NA 650° C. to 650° C. to 750° C. for 750° C. for 1-10 min. 1-10 min. Nitridation none RTN in NH 3 at N 2 plasma at (in general, RTN 760 torr and about 400° C. has temperature 800° C.
  • test capacitors described in Table 1 were fabricated with a gold top electrode which was deposited using a shadow mask. Data taken from these devices indicated that the most critical parameters are effective oxide thickness (T eff ) and positive critical voltage.
  • the targets are low T eff (large cell capacitance) and high critical voltages.
  • the critical voltage should be greater than one volt or half of memory array voltage.
  • the method and structure of the present invention provide an integrated circuit capacitor which can be used in a wide variety of applications.
  • the capacitor of the present invention can be used in a dynamic random access memory (DRAM), an analog-to-digital (A/D) converter, a digital-to-analog (D/A) converter, or just about any other integrated circuit chip.
  • DRAM dynamic random access memory
  • A/D analog-to-digital
  • D/A digital-to-analog
  • FIG. 4 a A simplified schematic diagram of a DRAM array is illustrated in FIG. 4 a .
  • a plurality of memory cells can be formed in an array of rows and columns.
  • FIG. 4 a illustrates only six bit lines BL and four word lines WL in what in actuality would likely be a much larger array.
  • the pass transistor Q of each memory cell has a gate G coupled to a word line WL and a source/drain region BLC (for bit line contact) coupled to a bit line BL.
  • the transfer gate G of one pass transistor Q will be electrically coupled to the word line WL for a number of other pass transistors.
  • the memory cells can be addressed by external row and column address signals which are applied to row and column address buffers, respectively.
  • the row address signals are then applied to row decoders and the column address signals are applied to column decoders.
  • the signals generated by the row and column decoders are then applied select the bit line and word line which is being accessed.
  • FIG. 4 a also illustrates some of the peripheral circuitry which would be included with a memory array.
  • each pair of bit lines BL and BL(bar) is coupled to a sense amplifier SA
  • the bit lines BL and BL(bar) are also coupled to input/outline lines I/O and I/O(bar) through select transistors Y 0 -Y 2 .
  • Other peripheral circuitry such as the row decoders, column decoders, address buffers, I/O buffers and so on are not illustrated here.
  • the memory cell and fabrication method are independent of the memory architecture.
  • the memory array can be designed as an asynchronous memory or as a synchronous memory.
  • a synchronous memory can be timed with an internal clock (not shown) or an external clock (not shown).
  • the device can have a single external data terminal or multiple external data terminals (i.e., wide word).
  • the array can store a total of 4 megabits, 16 megabits, 64 megabits, 256 megabits, one gigabit of information, or more.
  • FIG. 4 b A simplified block diagram of a memory device is shown in FIG. 4 b .
  • the internal device circuitry includes an array and peripheral circuitry.
  • the array may be divided into a number of blocks depending upon the device architecture.
  • Sense amplifiers may be interleaved within the array blocks.
  • Address terminals A 0 , A 1 , . . . , A n are provided for receiving row and column addresses. These terminals may be multiplexed (i.e., a first address is applied at a first time and a second address applied at a second time).
  • a single data terminal D is also illustrated. This terminal may comprise an input, an output or an input/output. Other data terminals may also be included. For example, a wide word device will have multiple data terminals. In general, these terminals are provided for receiving input signals from circuitry (not shown) external of the array and for providing output signals to circuitry (not shown) external of the array.
  • FIG. 4 b also illustrates a number of control/status signals. These signals are used to operate the memory device. For example, an asynchronous memory device may be operated by applying chip select, row address strobe and column address strobe signals. Other signals may indicate whether a read or write operation is being performed. In a synchronous device, one of the control signals may be a clock signal. Status signals may provide information about the device to the external system For example, the device may include a signal indicating whether a refresh operation is taking place or which portion of the array is being accessed.
  • a memory array of the present invention could also be embedded in a larger integrated circuit device.
  • An embedded memory is a memory array and its associated control circuitry on the same integrated circuit as a substantial amount of logic.
  • FIG. 4 c has been included to illustrate a simple block diagram of an embedded memory.
  • a DRAM array is included along with a processor (e.g., microprocessor, digital signal processor, specialty processor, microcontroller), another memory array (e.g., SRAM, non-volatile memory such as EPROM, EEPROM, flash memory, PROM, ROM, another DRAM array) and other logic circuitry.
  • a processor e.g., microprocessor, digital signal processor, specialty processor, microcontroller
  • another memory array e.g., SRAM, non-volatile memory such as EPROM, EEPROM, flash memory, PROM, ROM, another DRAM array
  • FIGS. 5 a - 5 j An exemplary method of forming a DRAM device will now be described with respect to FIGS. 5 a - 5 j . This method is included to illustrate how the present invention could be easily incorporated in a DRAM process flow.
  • FIG. 5 a a DRAM device 50 will be formed in a semiconductor substrate 52 .
  • FIG. 5 a illustrates field isolation regions 54 and four word line/pass gates 56 . While illustrated with field isolation 54 , it is also noted that other isolation techniques such as trench isolation can be used. Pass transistors 56 b and 56 c will form the gates of the two memory cells which will be illustrated in these drawings. Word lines 56 a and 56 d , on the other hand, will serve as the pass transistors for gates in other rows of the device.
  • regions 58 are analogous to regions 24 illustrated in FIGS. 3 a through 3 g .
  • Regions 58 can be formed, for example, by depositing a layer of oxide material 57 over the word lines (which may be surrounded by nitride regions which are not shown) and then etching contact holes through the oxide 57 .
  • the plugs 58 can be formed from polysilicon or a metal.
  • Bit line regions 60 are formed in FIG. 5 c . As illustrated, in this example, the two memory cells being fabricated will share a single bit line (see FIG. 4 a for the electrical schematic). While it is not critical to this invention, the bit line may comprise any conductive material such as silicon or a metal.
  • insulating layer 62 is formed over the bit lines 60 .
  • a contact hole is formed through insulating layer 62 to expose plug 58 .
  • a second conductive layer 64 is formed over the insulating layer and so as to contact plugs 58 .
  • the conductive layer 64 preferably comprises polysilicon or a metal as described above.
  • a dummy masking layer 66 is formed over the conductive layer 64 .
  • masking layer 66 is patterned so as to protect the portion of layer 64 which will become part of the storage node.
  • Masking layer 66 and conductive layer 64 are then etched to create the portion of the storage node structure illustrated in FIG. 5 e.
  • a second conductive layer 68 is formed over the structure.
  • layer 68 comprises a conformally deposited polysilicon material which will surround dummy layer 66 .
  • the layer 68 can then be anisotropically etched so as to leave side wall along the dummy layers 66 .
  • a cylindrical storage node 18 will remain as illustrated in FIG. 5 g .
  • Storage node 18 which comprises conductive regions 58 , 64 and 68 , is analogous to the base electrode 18 illustrated in FIGS. 1-3.
  • a standard ONO dielectric could then be formed over the storage node 18 to serve as capacitor dielectric.
  • a high dielectric constant material such as tantalum pentoxide, BST, or PZT. As discussed above, however, these materials are not compatible with the silicon. Electrode materials, such as platinum, which are compatible with high-k dielectrics, however would be difficult to form on the silicon structure. The self-aligned technique of the present invention will solve these problems.
  • a metal layer 28 is formed over the device 50 . Any of the materials described above with respect to FIG. 3 can be used. As illustrated in FIG. 5 i , a self-aligned silicide process can then be performed. In other words, the conductive layer 28 is reacted with the storage node 18 but not with the intervening isolation regions. The unreacted portions of layer 28 can then be removed leaving only a metal silicide layer 20 surrounding the storage node as illustrated in FIG. 5 i.
  • a conductive nitride layer 22 can be formed as was described with respect to FIG. 3 e .
  • a metal storage node 18 could have been used and directly nitrided as also described previously.
  • a dielectric layer 16 can be formed as was described with respect to 3 f and then a top conductor 14 can be formed as was described with respect to FIG. 3 g .
  • the final structure of the DRAM capacitors is illustrated in FIG. 5 j.
  • FIG. 5 a - 5 j demonstrates the value of the method of the present invention.
  • the self-aligned storage node formation was performed after a standard silicon storage node process.
  • Table 2 describe a process for forming a stacked capacitor DRAM device.
  • the present invention can be incorporated with any of these process flows (as well as innumerable other process flows). Accordingly, each of the methods described in the following patents are incorporated herein by reference.
  • the first conductive layer is then etched using the spacer as an etch-mask and using said sacrificial material layer as an etch end-point.
  • a second conductive layer is formed on the resultant structure.
  • the second conductive layer can then be anisotropically etched using the sacrificial material layer as the etch end-point.
  • the spacer together with the sacrificial layer are then removed to form a base storage electrode of a capacitor.
  • the ' 103 patent then teaches that a dielectric material such as an ONO or tantalum pentoxide can be deposited onto the surface of the storage electrode.
  • a dielectric material such as an ONO or tantalum pentoxide can be deposited onto the surface of the storage electrode.
  • ONO dielectric has a relatively low dielectric constant compared to materials such as Ta 2 O 5 .
  • the Ta 2 O 5 is difficult to process since the necessary anneal step tends to oxidize the polysilicon storage electrode.
  • the polysilicon base storage electrode taught in the ' 103 patent can easily be modified so as to be compatible with high-k dielectrics such as Ta 2 O 5 .
  • a self-aligned reaction can be produced to generate a conductive barrier layer between the storage electrode and the dielectric material.
  • a self-aligned reaction is meant to encompass any reaction process which creates the conductive barrier layer on the storage electrode without creating a conductor on adjacent insulating regions and without using a patterning step.
  • a silicide layer can be formed by a self-aligned reaction and a conductive nitride formed on the silicide layer.
  • a trench capacitor is a capacitor in which one of the electrodes is formed from the semiconductor substrate.
  • the substrate 52 could comprise a semiconductor layer formed over an insulating layer (such as in an SOI device).
  • a stacked capacitor could be formed within a trench. But this embodiment would be implemented as described above.
  • FIG. 6 illustrates a trench capacitor DRAM which could utilize the novel concepts of the present invention.
  • the first electrode 12 comprises a multilayer structure as described herein.
  • a silicide layer (not shown) could be formed within the trench using a self-aligned process.
  • a conductive nitride layer (not explicitly shown) could then be formed over the silicide layer.
  • the dielectric 16 and second electrode 14 could then be formed.
  • Metal gates can be formed from materials such as tungsten, titanium, molybdenum/tungsten silicon nitride, titanium silicon nitride, titanium nitride, molybdenum nitride, tantalum silicon nitride, or tantalum nitride. These gates can be formed with or without polysilicon/oxide (gate oxide).
  • diffusion barrier applications are tungsten silicon nitride, tungsten nitride, titanium silicon nitride, titanium nitride, molybdenum nitride, tantalum silicon nitride, and tantalum nitride.

Abstract

The present invention discloses a novel integrated circuit capacitor and a method of forming such a capacitor. The capacitor formation begins with a base electrode 18 adjacent an insulating region 26. This base electrode 18 can comprise either polysilicon or a metal. A layer 28 of a first material, such as a siliciding metal, is formed over the base electrode 18 as well as the adjacent insulating region. A self-aligned capacitor electrode 12 can then be formed by reacting the first material 28 with the base electrode 18 and removing unreacted portions of the first material 28 from the insulating region 26. The capacitor is then completed by forming a dielectric layer 16 over the self-aligned capacitor electrode 12 and a second capacitor electrode 14 over the dielectric layer 16.

Description

This is a Non Provisional application filed under 35 USC 119(e) and claims priority of prior provisional, Ser. No. 60/037,247 of inventor Tsu, et al., filed Jun. 31, 1997.
RELATED PATENT APPLICATION
This invention is related to concurrently filed applications Ser. No. 09/014484 (TI-21973) and Ser. No. (TI-23343) which are each incorporated herein by reference.
1. Field of the Invention
This invention relates generally to semiconductor devices and specifically to an integrated circuit capacitor and a method of forming a capacitor.
2. BACKGROUND OF THE INVENTION
The increasing density of integrated circuits (e.g., dynamic random access memories) is increasing the need for materials with high dielectric constants to be used in electrical devices such as capacitors. Generally, capacitance is directly related to the surface area of the electrode in contact with the capacitor dielectric, but is not significantly affected by the electrode volume. The current method generally utilized to achieve higher capacitance per unit area is to increase the surface area/unit area by increasing the topography, such as in trench and stack capacitors using SiO2 or SiO2/Si3N4 as the dielectric. This approach becomes very difficult in terms of manufacturability for devices such as the 256 Mbit and 1 Gbit DRAMs.
An alter-native approach is to use a high permittivity dielectric material. Many perovskite, ferroelectric, or high dielectric constant (hereafter abbreviated HDC) materials such as (Ba,Sr)TiO3(BST) usually have much larger capacitance densities than standard SiO2-Si3N4-SiO2(ONO) capacitors. Various metals and metallic compounds, and typically noble metals such as platinum and conductive oxides such as RuO2, have been proposed as the electrodes for these HDC materials.
As an example, Yamamichi et al. teach a (Ba,Sr) only, (BST) based stacked capacitor with a RuO2Ru/TiN/TiSix storage node. “An ECR MOCVD (Ba,Sr)TiO3 based stacked capacitor technology with RuO2/Ru/TiN/TiSix storage nodes for Gbit-scale DRAMs,” 1995 IEDM 119. In this process, fully planarized n-type polysilicon plugs were fabricated. Fifty nanometer titanium and 50 nm TiN layers were then deposited using a Ti metal target. This double layer was treated by RTA in N2 at 700° C. for 30 seconds to form a TiSix silicide layer. Furthermore, a 50-100 nm metal Ru layer was inserted between the RuO2and BST deposition.
Unfortunately, the materials which are compatible with HDC dielectrics tend to be difficult to process. For example, Yamamichi et al. teach only a simple block structure of RuO2. Much engineering effort has gone into processing materials such as silicon, oxides and nitrides but less common materials have been the subject of less investigation. Accordingly, techniques to deposit and etch materials other than those commonly used are not well known. As a result, it is presently difficult to use HDC materials in anything but the simplest structures.
SUMMARY OF THE INVENTION
The present invention provides an integrated circuit capacitor which can be used in a wide variety of devices including dynamic random access memories (DRAMs). As DRAM dimensions continue to shrink and the density corresponds to increase by factors of four, the storage cell is getting small while the required storage charge remains about the same. Conventional oxynitride (N/O) dielectrics have smaller storage charge per unit area than high dielectric constant materials such as Ta2O5, Ba1−xSrxTiO3(BST), SrTiO3, and Pb1−xZrxTiO3(PZT). Thus, metal-insulator-metal (MIM) capacitors using the high dielectric constant materials have been proposed for supplying high storage charge density in a small storage cell. The present invention proposes self-aligned MIM capacitor formation which can be used in conjunction with high dielectric constant materials.
The capacitor formation begins with a base electrode material adjacent an insulating region. This base electrode material can comprise polysilicon or a metal. A layer of a first material, such as a siliciding metal, is formed over the base electrode material as well as the adjacent insulating region. A self-aligned capacitor electrode can then be formed by reacting the first material with the base electrode material and removing unreacted portions of the first material from the insulating region. The capacitor is then completed by forming a dielectric layer over the self-aligned capacitor electrode and a second capacitor electrode over the dielectric layer. Each of the dielectric layer and/or the second capacitor electrode may be aligned with the storage node but do not have to be.
In one specific embodiment, a bottom electrode formed from doped polysilicon is patterned using conventional photoresist and etching. A conformal silicide layer is formed along the bottom electrode (or storage node in a DRAM) through silicidation using rapid thermal anneal (RTA) following a chemical vapor deposition (CVD) metal deposition. The non-silicided metal layer is selectively etched away. A nitridation process using N2 or NH3 plus rapid thermal nitridation (RTN) is applied to form a metal nitride conductive layer along the bottom electrode. During this process, a thin SiON layer may consequently be formed on the surface of any adjacent oxide regions. The dielectric and top plate are sequentially deposited on the bottom electrode to form the self-aligned MIM capacitor.
The resultant structure provides a novel integrated circuit capacitor. In one embodiment, this capacitor includes a semiconductor region, a silicide layer disposed on the semiconductor region, a conductive nitride layer disposed on the silicide layer, a dielectric layer disposed on the silicide layer, and a conductive layer disposed on the dielectric layer. A second embodiment capacitor has a first electrode which includes a semiconductor region and a conductive nitride layer disposed on the semiconductor region. The conductive nitride includes a metal silicide.
The present invention discloses a unique process for forming a self-aligned capacitor plate. In addition, this self-aligned electrode has good oxidation resistance and a high work function. For example, conductive nitride electrodes have better oxidation resistance and higher work function than pure metal electrodes. These conductive nitrides can be used as direct capacitor electrodes or electrode diffusion barriers, which are typically needed for BST or PZT deposition. In particular, this self-aligned conductive nitride electrodes are suitable for the Ta2O5.
BRIEF DESCRIPTION OF THE DRAWINGS
The above features of the present invention will be more clearly understood from consideration of the following descriptions in connection with accompanying drawings in which:
FIG. 1 is a cross-sectional view of a first embodiment stacked capacitor of the present invention;
FIGS. 2a-2 c are cross-sectional views of alternate embodiment capacitors;
FIGS. 3a-3 g are cross-sectional views illustrating the formation of an integrated circuit capacitor of the present invention;
FIGS. 4a-4 c are diagrams of a DRAM circuit which can utilize the capacitor of the present invention; and
FIGS. 5a-5 j are cross-sectional views illustrating one process flow for forming a DRAM which utilizes the capacitor of the present invention.
FIG. 6 is a cross-sectional view illustrating the formation of a trench integrated circuit capacitor for a DRAM, according to an alternative embodiment of the present invention.
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
The making and use of the various embodiments are discussed below in detail. However, it should be appreciated that the present invention provides many applicable inventive concepts which can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
The structure of the present invention will be described first. A method of fabricating a simple structure will then be described. Finally, the present invention will be described in terms of one specific application—the dynamic random access memory.
FIG. 1 illustrates a simplified view of a first embodiment integrated circuit capacitor 10 of the present invention. It is noted in viewing FIG. 1, as well as subsequent figures, that no attempt has been made to draw the various levels to scale. Specific dimensions will be provided in the written description when warranted.
Capacitor 10 includes a first electrode 12, a second electrode 14 and a dielectric layer 16. As with any capacitor, dielectric layer 16 separates first and second electrodes 12 and 14. The capacitance of the cell can be expressed as Cs/A=ε0εr/t, where Cs is the storage cell capacitance, A is the total surface area of the capacitor, t is the dielectric film thickness, and ε0 and εr stand for vacuum and relative permittivities, respectively. Prior art capacitors have used a high dielectric constant (k) layer 16. In this context, a high dielectric constant material is defined as one which has a dielectric constant of about 50 or greater. Any material which has this property could be encompassed. Specific materials will also be disclosed. When a specific material is discussed it is preferably a high dielectric material but does not need to be.
Examples of high dielectric materials include Ta2O5, BST, SrTiO3, and PZT. These high dielectric constant materials are typically grown by metal-organic chemical vapor deposition (MOCVD) in oxygen ambient. As a result, the bottom electrode must be resistant to oxidation. Since a conventional polysilicon bottom electrode 12 will form a SiO2 layer if a high-k dielectric film 16 is deposited directly, a metal or conductive nitride electrode is typically included with the use of the high-k dielectrics.
As an example, one prior art paper has proposed using Ta2O5 for the storage dielectrics with a CVD tungsten plate on top of polysilicon as the bottom electrode. T. Kaga et al., “A 0.29 μm2 MIM-CROWN Cell and Process Technologies for 1-Gigabit DRAMs,” 1994 IEDM 927. The tungsten electrode is oxidized at temperatures above 400° C., Hence, this material is not a good candidate for a high-k dielectric electrode since it will oxidize during dielectric formation. Other CVD metals such as platinum, palladium and aluminum or conductive nitrides such as TaSiN, TiSiN, WN, TIN, and TiAlN deposited on polysilicon have also been proposed for the bottom electrode. But these materials need additional patterning and etching processes. Furthermore, the above CVD processes are either not available or mature currently. In order to have an easy integrated electrode and robust processes, we propose a self-aligned bottom electrode process for integrated circuit capacitors which can be used with the high-k dielectrics.
To accomplish this goal, FIG. 1 illustrates a first electrode 12 which comprises a multilayer structure. For example, first electrode 12 can comprise semiconductor region 18, metal layer 20 and conductive diffusion-barrier layer 22.
In the preferred embodiment, the semiconductor region 18 comprises silicon although other materials are possible. Polysilicon tends to be the preferred material since much know-how exists relating to the processing of silicon structures. Other materials could alternatively be used. In an alternate embodiment, semiconductor region 18 may be replaced by a metal region. One such embodiment is described in further detail in co-pending application Ser. No. 09/014484(TI-21973).
Layer 20 preferably comprises a silicide layer. Any number of materials can be used including tantalum silicide (TaSix), titanium silicide (TiSix), aluminum silicide (AlSix), tungsten silicide (WSix), molybdenum silicide (MoSix), Cobalt Silicide (CoSix), and metal alloy silicides. Layer 20 can range in thickness from about 3 nm to about 100 nm. A thinner layer tends to add less stress so a thickness of at least about 3 nm is typically used.
In the preferred embodiment, electrode layer 22 comprises a conductive nitride layer. Materials which can be used for this layer include Ta—Si—N, Ti—Si—N, W—Si—N, Ti—N, Mo—Si—N, Ti—Al—N, W—N, Mo—N, and metal alloy silicon nitrides. (For the purposes of this patent, the dashes included within the chemical notations are used to denote the fact that each of the elements in the compound may not be present in equal portions. One of ordinary skill in the art could deduce the proper compound without undue experimentation.) Other embodiments can utilize other barrier layer 22 materials including other ternary (or greater) amorphous nitrides (e.g., Ta—B—N, Ti—B—N), exotic conductive nitrides (e.g., Zr-nitride, Hf-nitride, Y-nitride, Sc-nitride, La-nitride and other rare earth nitrides, n-deficient Al-nitride, doped Al-nitride, Mg-nitride, Ca-nitride, Sr-nitride, Ba-nitride), or alloys of the these exotic conductive nitrides with common silicon processing materials such as TiN, GaN, Ni-nitride, Co nitride, Ta-nitride and W-nitride. In addition, noble metal insulator alloys such as Pt—Si—N, Pd—Si—O, Pd—B—(O,N), Pd—Al—N, Ru—Si—(O,N), Ir—Si—O, Re—Si—N, Rh—Al—O, Au—Si—N, may also constitute electrode layer 22 and Ag—Si—N. Further, barrier layer 22 can comprise multiple layers including combinations of the above materials.
In the embodiment described above, the bottom electrode 12 comprises a polysilicon/silicide/conductive nitride structure. In an alternate embodiment, which is not illustrated, bottom electrode 12 can comprise a metal/conductive nitride structure. The silicidation and nitridation processes described below will form self-aligned electrodes with beginning polysilicon or metal electrodes. It is also noted that the nitridation process (described below) could consume all the silicide 20 depending on silicide thickness and nitridation conditions. In that embodiment, the final structure 12 would comprise a semiconductor (or metal) layer 18 and a conductive nitride layer 22 (without the intervening metal layer 20).
If electrode 18 is formed from metal, materials such as tungsten, titanium, tantalum, molybdenum, cobalt, zirconium, ruthenium, or metal alloys or silicides are preferred. For metal silicides, tungsten tends to be preferred since it is currently being used in other processes and has better oxidation resistance and a larger work function than titanium or tantalum. In any event, either titanium, tantalum, or any of the other materials can still be used.
One of the advantages of the capacitor of the present invention is that it can be fabricated with a large number of dielectric materials 16. While standard oxide and nitride materials can be used, the present invention can also be used with high dielectric constant materials including tantalum pentoxide (Ta2O5), barium strontium titanate or simply BST (Ba1−xSrxTiO3), strontium titanate (SrTiO3) and lead zirconium titanate or simply PZT (Pb1−xZrxTiO3). As noted above, these materials are not compatible with simply silicon structures. But these materials can be used with the structure described herein.
Top electrode 14 can comprise just about any conductive material. The only criteria is that the electrode material be physically (e.g., adhesively, thermally) compatible with dielectric material 16. For example, electrode 14 can comprise silicon (e.g., polysilicon), a metal (e.g., aluminum, copper, palladium, platinum, ruthenium, gold, silver, tantalum, titanium, molybdenum, tungsten), a silicide (e.g., TaSix, TiSix, AlSix, CoSix, WSix, MoSix, an alloy silicide), a conductive nitride (e.g., Ti—N, Ti—Al—N, Ta—Si—N, W—Si—N, W—N, Mo—N, Ru—N, Sn—N, Zr—N), a conductive oxide (e.g., RuO2, SnO, ZO, IrO), or other conductive materials (e.g., a carbide such as tantalum carbide, a boride such as titanium boride).
One of the advantages of the present invention is that any of a variety of structures can be easily fabricated. While the bottom electrode 12 can be a simple planar structure, other structures such as crowns and other 3-D storage shelf shapes can also be formed. In this context, a non-planar structure is meant to encompass structures other than a simple “table top”. FIGS. 2a-2 c illustrate three of such structures as examples. FIG. 2a illustrates a simple crown structure with a cylindrical bottom electrode 12. FIGS. 2b illustrates a capacitor which includes a spacer 23 and FIG. 2c illustrates a crown capacitor with concentric cylinders. These figures have been included to demonstrate that the present invention can be used with a wide range of storage node shapes. Other storage node shapes such as fins are also possible.
A process for forming the capacitor of the present invention will now be described with reference to FIGS. 3a-3 f. While a simple stacked capacitor will be illustrated, it is noted that any number of structure shapes can also be formed using the same steps.
Referring now to FIG. 3a, a plug 24 is formed through conventional patterning and etching. The plug 24 material can be doped polysilicon or a metal. For purposes of discussion, a polysilicon plug 24 will be assumed for the description that follows. The nature of the plug is not critical, however, and can be eliminated completely. For example, the same material used to make the storage node may also fill the hole.
In the example of FIG. 3a, polysilicon plug 24 is formed within an insulating layer 26. In the preferred embodiment, insulating layer 26 comprises a oxide layer formed through the decomposition of tetraethyloxysilane (TEOS) on a borophosphosilicate glass (BPSG) layer. The TEOS process is desirable since the resultant oxide tends to have better oxide properties than BPSG in terms of breakdown, leakage, and density. Hence, the TEOS oxide is deposited on top of BPSG.
Referring next to FIG. 3b, metal layer 28 is formed over the structure. In the preferred embodiment, a CVD metal layer 28 is deposited over the entire surface of electrode 18 as well as insulating region 26. In the preferred embodiment, metal layer 28 should be a material that is relatively good for oxidation resistance and has a high work function. Preferred materials would include tantalum, titanium, aluminum, tungsten, molybdenum, cobalt, titanium aluminum, and metal alloys.
A silicidation process can then be performed as illustrated in FIG. 3c. The process can be performed by furnace anneal or RTA (rapid thermal anneal) in an inert gas (e.g., Ar, N2, H2/N2, He) ambient to form a metal silicide 20 along portions of bottom electrode 18. The non-silicided metal layer 28 on top of insulating region 26 will be selectively etched away so that the metal silicide layer 20 remains intact as shown in FIG. 3d.
As illustrated in FIG. 3e, a nitridation process using N2 or NH3 is applied to the metal silicide layer 20 to form a conductive nitride layer 22. This process may optionally include a rapid thermal nitridation (RTN) step. Conductive nitride layer 22 is preferred since it has a much better oxidation resistance and higher work function than pure metals and metal silicides.
If a metal base electrode 18 is used, it can be nitrided using a nitridation process by N2 or NH3 plasma plus RTN to form metal nitride 22 (without intervening layer 20). This metal nitride 22 will also have better oxidation resistance and a higher work function than a pure metal electrode. In this alternate embodiment, conductive nitride layer 22 is formed as part of the bottom electrode 12 instead of the metal silicide nitride formed in the case of using the polysilicon base electrode 18. Further examples of metal electrodes are provided in co-pending application Ser. No. 09/014484 (TI-21973).
The self-aligned electrode 12 is formed after the nitridation of the metal base electrode 18 or metal silicide intervening layer 20. An advantage of this process is that the bottom electrode 12 is formed self-aligned with the original base electrode 18. Since well known materials such as silicon can be used as the base electrode, this electrode can take a variety of shapes and sizes. This advantage will be explored in more detail below with reference to DRAM devices.
A silicon-oxide-nitride (SiON) insulating layer (not shown) may be formed on the surface of the oxide insulating region 26 during the nitridation process. Since SiON is not conductive and any plasma damage will be repaired by RTN, any SiON layer should have no effect on the cell array. Specifically, the SiON layer should not induce leakage in the capacitor.
Referring now to FIG. 3f, dielectric layer 16 is formed. In the preferred embodiment, a CVD (e.g., PECVD) dielectric layer 16, which can be Ta2O5 for instance, is deposited along surface of the insulating region 26 and bottom electrode 12. As discussed above, other dielectric materials such as BST or PZT can also be used. FIG. 3f illustrates dielectric layer 16 extending beyond the limits of storage node 12. It is noted that this feature is not necessary.
An upper electrode 14 can next be formed over capacitor dielectric 16 to complete the capacitor as shown in FIG. 3g. This electrode layer 14 can be formed by CVD, plasma enhanced CVD, or sputtering, for example. As discussed above, a large number of materials can be used. A multilayer structure can also be used. Electrode layer 14 can extend beyond dielectric layer 16 and/or storage n ode 12 or can be aligned with the underlying layers.
Three test structures were built using the teachings of the present invention. Specific process details for these three embodiments are provided in Table 1. These examples are intended to provide general parameters for some of the key process steps in capacitor fabrication. Other steps, as described elsewhere or otherwise known, will be used or substituted in the actual formation of production devices.
TABLE 1
Process Step Embodiment 1 Embodiment 2 Embodiment 3
Provide wafer n-type Si wafer n-type Si wafer n-type Si wafer
Form storage node polysilicon polysilicon polysilicon
Metal layer sputter W sputter W CVD of WSi4
(deposited at (deposited at
room temp.) room temp.)
Silicidation heat at about heat at about NA
650° C. to 650° C. to
750° C. for 750° C. for
1-10 min. 1-10 min.
Nitridation none RTN in NH3 at N2 plasma at
(in general, RTN 760 torr and about 400° C.
has temperature 800° C. for plus RTN in
of 700-850° C., about 2 NH3 at
pressure of 100- minutes 760 torr and
760 torr for 1-5 800° C.
minutes for about
2 minutes
Ta2O5 deposition about 15 nm about 15 nm about 15 nm
at about 400° C.
O2 Plasma about 300 W, about 300 W, about 300 W,
400° C. 400° C. 400° C.
for 15 min for 15 min. for 15 min.
Ozone Anneal about 270 ° C. for about 270° C. about 270° C.
about 10 min. for about for about
10 min. 10 min.
Effective oxide 5.9 nm 4.45 nm 3.44 nm
thickness
Critical voltages +Vc = 0.85V +Vc = 1.23V +Vc = 1.24V
at a critical −Vc = 3.8V −Vc = 2.4V −Vc = 1.94V
leakage current
density of 10−3
A/cm2
Each of the test capacitors described in Table 1 was fabricated with a gold top electrode which was deposited using a shadow mask. Data taken from these devices indicated that the most critical parameters are effective oxide thickness (Teff) and positive critical voltage. The targets are low Teff (large cell capacitance) and high critical voltages. The critical voltage should be greater than one volt or half of memory array voltage.
The method and structure of the present invention provide an integrated circuit capacitor which can be used in a wide variety of applications. For example, the capacitor of the present invention can be used in a dynamic random access memory (DRAM), an analog-to-digital (A/D) converter, a digital-to-analog (D/A) converter, or just about any other integrated circuit chip. To demonstrate some of the advantageous features, the present invention will be further described in the context of a DRAM.
A simplified schematic diagram of a DRAM array is illustrated in FIG. 4a. As shown, a plurality of memory cells can be formed in an array of rows and columns. FIG. 4a illustrates only six bit lines BL and four word lines WL in what in actuality would likely be a much larger array. The pass transistor Q of each memory cell has a gate G coupled to a word line WL and a source/drain region BLC (for bit line contact) coupled to a bit line BL. The transfer gate G of one pass transistor Q will be electrically coupled to the word line WL for a number of other pass transistors.
Although not shown, the memory cells can be addressed by external row and column address signals which are applied to row and column address buffers, respectively. The row address signals are then applied to row decoders and the column address signals are applied to column decoders. The signals generated by the row and column decoders are then applied select the bit line and word line which is being accessed.
FIG. 4a also illustrates some of the peripheral circuitry which would be included with a memory array. For example, each pair of bit lines BL and BL(bar) is coupled to a sense amplifier SA The bit lines BL and BL(bar) are also coupled to input/outline lines I/O and I/O(bar) through select transistors Y0-Y2. Other peripheral circuitry such as the row decoders, column decoders, address buffers, I/O buffers and so on are not illustrated here. For the purposes of this invention, the memory cell and fabrication method are independent of the memory architecture.
As an example, the memory array can be designed as an asynchronous memory or as a synchronous memory. A synchronous memory can be timed with an internal clock (not shown) or an external clock (not shown). The device can have a single external data terminal or multiple external data terminals (i.e., wide word). The array can store a total of 4 megabits, 16 megabits, 64 megabits, 256 megabits, one gigabit of information, or more.
A simplified block diagram of a memory device is shown in FIG. 4b. The internal device circuitry includes an array and peripheral circuitry. The array may be divided into a number of blocks depending upon the device architecture. Sense amplifiers may be interleaved within the array blocks.
Several external terminals are illustrated in FIG. 4b. Address terminals A0, A1, . . . , An are provided for receiving row and column addresses. These terminals may be multiplexed (i.e., a first address is applied at a first time and a second address applied at a second time). A single data terminal D is also illustrated. This terminal may comprise an input, an output or an input/output. Other data terminals may also be included. For example, a wide word device will have multiple data terminals. In general, these terminals are provided for receiving input signals from circuitry (not shown) external of the array and for providing output signals to circuitry (not shown) external of the array.
FIG. 4b also illustrates a number of control/status signals. These signals are used to operate the memory device. For example, an asynchronous memory device may be operated by applying chip select, row address strobe and column address strobe signals. Other signals may indicate whether a read or write operation is being performed. In a synchronous device, one of the control signals may be a clock signal. Status signals may provide information about the device to the external system For example, the device may include a signal indicating whether a refresh operation is taking place or which portion of the array is being accessed.
A memory array of the present invention could also be embedded in a larger integrated circuit device. An embedded memory is a memory array and its associated control circuitry on the same integrated circuit as a substantial amount of logic. FIG. 4c has been included to illustrate a simple block diagram of an embedded memory. In this example, a DRAM array is included along with a processor (e.g., microprocessor, digital signal processor, specialty processor, microcontroller), another memory array (e.g., SRAM, non-volatile memory such as EPROM, EEPROM, flash memory, PROM, ROM, another DRAM array) and other logic circuitry. These particular blocks have been chosen to illustrate the wide variety of other logic which could be included. Any combination of the devices could be included.
An exemplary method of forming a DRAM device will now be described with respect to FIGS. 5a-5 j. This method is included to illustrate how the present invention could be easily incorporated in a DRAM process flow.
Referring now to FIG. 5a, a DRAM device 50 will be formed in a semiconductor substrate 52. FIG. 5a illustrates field isolation regions 54 and four word line/pass gates 56. While illustrated with field isolation 54, it is also noted that other isolation techniques such as trench isolation can be used. Pass transistors 56 b and 56 c will form the gates of the two memory cells which will be illustrated in these drawings. Word lines 56 a and 56 d, on the other hand, will serve as the pass transistors for gates in other rows of the device.
Referring now to FIG. 5b storage plate plugs 58 are formed. The regions 58 are analogous to regions 24 illustrated in FIGS. 3a through 3 g. Regions 58 can be formed, for example, by depositing a layer of oxide material 57 over the word lines (which may be surrounded by nitride regions which are not shown) and then etching contact holes through the oxide 57. As described above the plugs 58 can be formed from polysilicon or a metal.
Bit line regions 60 are formed in FIG. 5c. As illustrated, in this example, the two memory cells being fabricated will share a single bit line (see FIG. 4a for the electrical schematic). While it is not critical to this invention, the bit line may comprise any conductive material such as silicon or a metal.
Referring now to FIG. 5d, formation of the storage node of the capacitors is continued. An insulating layer 62 is formed over the bit lines 60. Using standard patterning and etching techniques, a contact hole is formed through insulating layer 62 to expose plug 58. Subsequently a second conductive layer 64 is formed over the insulating layer and so as to contact plugs 58. The conductive layer 64 preferably comprises polysilicon or a metal as described above.
Referring now to FIG. 5e a dummy masking layer 66 is formed over the conductive layer 64. Using standard patterning and etching techniques, masking layer 66 is patterned so as to protect the portion of layer 64 which will become part of the storage node. Masking layer 66 and conductive layer 64 are then etched to create the portion of the storage node structure illustrated in FIG. 5e.
Referring now to FIG. 5f, a second conductive layer 68 is formed over the structure. In the preferred embodiment, layer 68 comprises a conformally deposited polysilicon material which will surround dummy layer 66. The layer 68 can then be anisotropically etched so as to leave side wall along the dummy layers 66. After the dummy layer 66 is removed, a cylindrical storage node 18 will remain as illustrated in FIG. 5g. Storage node 18, which comprises conductive regions 58, 64 and 68, is analogous to the base electrode 18 illustrated in FIGS. 1-3.
Using the prior art processing techniques, a standard ONO dielectric could then be formed over the storage node 18 to serve as capacitor dielectric. Alternatively, one could attempt to use a high dielectric constant material such as tantalum pentoxide, BST, or PZT. As discussed above, however, these materials are not compatible with the silicon. Electrode materials, such as platinum, which are compatible with high-k dielectrics, however would be difficult to form on the silicon structure. The self-aligned technique of the present invention will solve these problems.
The remaining steps in forming the integrated circuit capacitor are the same as those described above with respect to FIGS. 3a-3 g. Referring now to FIG. 5h, a metal layer 28 is formed over the device 50. Any of the materials described above with respect to FIG. 3 can be used. As illustrated in FIG. 5i, a self-aligned silicide process can then be performed. In other words, the conductive layer 28 is reacted with the storage node 18 but not with the intervening isolation regions. The unreacted portions of layer 28 can then be removed leaving only a metal silicide layer 20 surrounding the storage node as illustrated in FIG. 5i.
Following the formation of layer 20, a conductive nitride layer 22 can be formed as was described with respect to FIG. 3e. Alternatively, a metal storage node 18 could have been used and directly nitrided as also described previously. After the storage node 12 is complete, a dielectric layer 16 can be formed as was described with respect to 3 f and then a top conductor 14 can be formed as was described with respect to FIG. 3g. The final structure of the DRAM capacitors is illustrated in FIG. 5j.
It is noted that a number of additional steps will be required before the DRAM device is completed. Since these steps are not critical to the present invention, they will not be described here beyond the acknowledgment of their existence.
The fabrication process described with respect to FIG. 5a-5 j demonstrates the value of the method of the present invention. As was shown, the self-aligned storage node formation was performed after a standard silicon storage node process. Each of the patents listed in Table 2 describe a process for forming a stacked capacitor DRAM device. The present invention can be incorporated with any of these process flows (as well as innumerable other process flows). Accordingly, each of the methods described in the following patents are incorporated herein by reference.
TABLE 2
Patent Number Issue Date Inventor Assignee Title
5,480,826 1/2/96 Sugahara et al. Mitsubishi Method of Manufacturing
Semiconductor Device having
a Capacitor
5,491,103 2/13/96 Ahn et al. Samsung Method for Manufacturing a
Capacitor Structure of a
Semiconductor Memory
Device
5,491,104 2/13/96 Lee et al. ITRI Method for Fabricating
DRAM Cells having Fin-Type
Stacked Storage Capacitor
5,494,841 2/27/96 Dennison et al. Micron Split-Polysilicon CMOS
Process for Multi-Megabit
Dynamic Memories
Incorporating Stacked
Container Capacitor Cells
5,498,562 3/12/96 Dennison et al. Micron Semiconductor Processing
Methods of Forming Stacked
Capacitors
5,501,998 3/26/96 Chen ITRI Method for Fabricating
Dynamic Random Access
Memory Cells having Vertical
Sidewall Stacked Storage
Capacitors
5,506,164 4/9/96 Kinoshita et al. Mitsubishi Method of Manufacturing a
Semiconductor Device having
a Cylindrical Capacitor
5,508,218 4/16/96 Jun LG Semicon Method for Fabricating a
Semiconductor Memory
5,508,222 4/16/96 Sakao NEC Fabrication Process for
Semiconductor Device
5,516,719 5/14/96 Ryou Hyundai Method for the Fabrication of
a Capacitor in a
Semiconductor Device
5,521,112 5/28/96 Tseng ITRI Method of Making Capacitor
for Stack Dram Cell
5,529,946 6/25/96 Hong UMC Process of Fabricating DRAM
Storage Capacitors
5,532,182 7/2/96 Woo Hyundai Method for Fabricating
Stacked Capacitor of a DRAM
Cell
5,534,457 7/9/96 Tseng ITRI Method of Forming a Stacked
et al. Capacitor with an “I” Shaped
Storage Node
5,534,458 7/9/96 Okudaira et al. Mitsubishi Method of Manufacturing a
Semiconductor Device with
High Dielectric Capacitor
having Sidewall Spacers
5,536,671 7/16/95 Park Hyundai Method for Fabricating
Capacitor of a Semiconductor
Device
5,539,230 7/23/96 Cronin IBM Chimney Capacitor
5,543,345 8/6/96 Liaw et al. Vanguard Method for Fabricating
Crown Capacitors for a
DRAM Cell
5,543,346 8/6/96 Keum et al. Hyundai Method of Fabricating
a Dynamic Random Access
Memory Stacked Capacitor
5,545,582 8/13/96 Roh Samsung Method for Manufacturing
Semiconductor Device
Capacitor
5,545,585 8/13/96 Wang et al. TSMC Method of Making a DRAM
Circuit with
Fin-Shaped Stacked
Capacitors
5,547,890 8/20/96 Tseng Vanguard DRAM Cell with a Cradle-
Type Capacitor
5,550,076 8/27/96 Chen Vanguard Method of Manufacture of
Coaxial Capacitor for DRAM
Memory Cell and Cell
Manufactured Thereby
5,550,077 8/27/96 Tseng et al. Vanguard DRAM Cell with a Comb-
Type Capacitor
5,550,078 8/27/96 Sung Vanguard Reduced Mask DRAM Process
5,550,080 8/27/96 Kim Hyundai Method for Fabricating
Capacitors of Semiconductor
Device
5,552,334 9/3/96 Tseng Vanguard Method for Fabricating
a Y-Shaped Capacitor
in a DRAM Cell
5,554,556 9/10/96 Ema Fujitsu Method of Making a
Semiconductor Memory
Device having an Increased
Capacitance
of Memory Cell
5,554,557 9/10/96 Koh Vanguard Method for Fabricating
a Stacked Capacitor
with a Self Aligned
Node Contact in a Memory
Cell
5,556,802 9/17/96 Bakeman, Jr. et al. IBM Method of Making
Corrugated Vertical Stack
Capacitor (CVSTC)
5,561,311 10/1/96 Hamamoto et al. Toshiba Semiconductor Memory with
Insulation Film Embedded in
Groove Formed on Substrate
5,563,088 10/8/96 Tseng Vanguard Method for Fabricating a
Stacked Capacitor in a DRAM
Cell
5,563,089 10/8/96 Jost et al. Micron Method of Forming a Bit Line
Over Capacitor Array of
Memory Cells and an Array of
Bit Line Over Capacitor
Array of Memory Cells
As should be dear from the description of FIGS. 5g-5 j, the present invention can be applied to any of the processes disclosed in the patents incorporated by reference in Table 2.
As an example, consider the DRAM fabrication method taught in U.S. Pat. No. 5,491,103 (one of the patents incorporated by reference in the list above). This patent teaches a method for manufacturing a capacitor structure of an integrated semiconductor memory device. As disclosed in that patent, a sacrificial material layer is formed on a semiconductor substrate. A first conductive layer is then formed on the sacrificial material layer. A resist layer and an oxide layer are then formed on the first conductive layer and patterned to form a first pattern. A first material layer is formed on the first conductive layer and anisotropically etched to form a spacer on sidewalls of the first pattern. The first conductive layer is then etched using the spacer as an etch-mask and using said sacrificial material layer as an etch end-point. After the first pattern is removed, a second conductive layer is formed on the resultant structure. The second conductive layer can then be anisotropically etched using the sacrificial material layer as the etch end-point. The spacer together with the sacrificial layer are then removed to form a base storage electrode of a capacitor.
The '103 patent then teaches that a dielectric material such as an ONO or tantalum pentoxide can be deposited onto the surface of the storage electrode. These materials, however, have shortcomings. For example, the ONO dielectric has a relatively low dielectric constant compared to materials such as Ta2O5. The Ta2O5, however, is difficult to process since the necessary anneal step tends to oxidize the polysilicon storage electrode.
Fortunately, the present invention can easily be implemented to overcome these shortcomings. Specifically, the polysilicon base storage electrode taught in the '103 patent can easily be modified so as to be compatible with high-k dielectrics such as Ta2O5. As taught herein, a self-aligned reaction can be produced to generate a conductive barrier layer between the storage electrode and the dielectric material. In this context, a self-aligned reaction is meant to encompass any reaction process which creates the conductive barrier layer on the storage electrode without creating a conductor on adjacent insulating regions and without using a patterning step. For example, a silicide layer can be formed by a self-aligned reaction and a conductive nitride formed on the silicide layer.
A similar modification can be made to each of the other incorporated patents listed in Table 2. After the bottom electrode is completed, the self-aligned reaction process can be utilized to create a conductive barrier. At that point, any of the high-k dielectric materials can be used for the capacitor dielectric.
The present invention can also be incorporated in a trench capacitor. A trench capacitor is a capacitor in which one of the electrodes is formed from the semiconductor substrate. The substrate 52 could comprise a semiconductor layer formed over an insulating layer (such as in an SOI device). Alternatively, a stacked capacitor could be formed within a trench. But this embodiment would be implemented as described above.
FIG. 6 illustrates a trench capacitor DRAM which could utilize the novel concepts of the present invention. In this case, the first electrode 12 comprises a multilayer structure as described herein. For example, a silicide layer (not shown) could be formed within the trench using a self-aligned process. A conductive nitride layer (not explicitly shown) could then be formed over the silicide layer. The dielectric 16 and second electrode 14 could then be formed. For details of one specific method of forming a trench capacitor DRAM device can be found in U.S. Pat. No. 5,317,177, incorporated herein by reference.
While described thus far with respect to integrated circuit capacitors, the present invention can also be utilized with other integrated circuit elements. For example, the concepts of the present invention can be applied to metal gate and diffusion and oxidation barrier applications in other integrated circuits such as application specific integrated circuits (ASIC) and logic devices. Metal gates can be formed from materials such as tungsten, titanium, molybdenum/tungsten silicon nitride, titanium silicon nitride, titanium nitride, molybdenum nitride, tantalum silicon nitride, or tantalum nitride. These gates can be formed with or without polysilicon/oxide (gate oxide). Examples of diffusion barrier applications are tungsten silicon nitride, tungsten nitride, titanium silicon nitride, titanium nitride, molybdenum nitride, tantalum silicon nitride, and tantalum nitride.
While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.

Claims (15)

What is claimed is:
1. A method of forming an integrated circuit capacitor, the method comprising the steps of:
forming a patterned base electrode over an insulating region;
then reacting patterned material in the patterned base electrode with a nitrogen-bearing agent to form a self-aligned capacitor electrode with a conductive nitride layer;
forming a dielectric layer over the self-aligned capacitor electrode containing the conductive nitride layer; and
forming a second capacitor electrode over the dielectric layer.
2. The method of claim 1 wherein the step of forming a patterned base electrode comprises:
patterning a layer of polysilicon to form the patterned base electrode over a selected location of the insulating region;
depositing a layer of a siliciding metal over the patterned base electrode and insulating region;
reacting the silicided metal with silicon in the patterned base electrode to form a silicide layer over the patterned base electrode; and
removing portions of the siliciding metal from over the insulating layer.
3. The method of claim 2 wherein the siliciding material is selected from the group consisting of tantalum, titanium, aluminum, tungsten, molybdenum, platinum, palladium, ruthenium, cobalt, and metal alloys.
4. The method of claim 2 wherein the step of reacting the silicided metal with silicon in the patterned base electrode comprises heating in an inert gas ambient.
5. The method of claim 4 wherein said heating step comprises a rapid thermal annealing step.
6. The method of claim 1 wherein said reacting step comprises performing a rapid thermal anneal in the presence of a nitrogen-bearing gas.
7. The method of claim 1 wherein the step of forming a patterned base electrode comprises:
patterning a layer of a metal to form the patterned base electrode over a selected location of the insulating region.
8. The method of claim 7 wherein the metal is selected from the group consisting of tungsten, titanium, tantalum, zirconium, ruthenium and molybdenum.
9. The method of claim 7 wherein said reacting step comprises performing a rapid thermal anneal in the presence of a nitrogen-bearing gas.
10. The method of claim 1 wherein said dielectric layer comprises a high dielectric constant material.
11. The method of claim 1 wherein said dielectric layer comprises tantalum pentoxide.
12. The method of claim 1 wherein said dielectric layer comprises lead zirconium titanate.
13. The method of claim 1 wherein said dielectric layer comprises barium strontium titanate.
14. The method of claim 1 wherein said dielectric layer comprises strontium titanate.
15. The method of claim 1 wherein said second capacitor electrode comprises a material selected from the group consisting of titanium nitride, titanium aluminum nitride, tantalum silicide nitride, tantalum silicon nitride, tungsten silicon nitride, tungsten nitride and molybdenum nitride.
US09/014,724 1997-01-31 1998-01-28 Integrated circuit capacitor Expired - Lifetime US6294420B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/014,724 US6294420B1 (en) 1997-01-31 1998-01-28 Integrated circuit capacitor
US09/918,228 US6653676B2 (en) 1997-01-31 2001-07-30 Integrated circuit capacitor

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US3724797P 1997-01-31 1997-01-31
US09/014,724 US6294420B1 (en) 1997-01-31 1998-01-28 Integrated circuit capacitor

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/918,228 Division US6653676B2 (en) 1997-01-31 2001-07-30 Integrated circuit capacitor

Publications (1)

Publication Number Publication Date
US6294420B1 true US6294420B1 (en) 2001-09-25

Family

ID=21893283

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/014,724 Expired - Lifetime US6294420B1 (en) 1997-01-31 1998-01-28 Integrated circuit capacitor
US09/918,228 Expired - Lifetime US6653676B2 (en) 1997-01-31 2001-07-30 Integrated circuit capacitor

Family Applications After (1)

Application Number Title Priority Date Filing Date
US09/918,228 Expired - Lifetime US6653676B2 (en) 1997-01-31 2001-07-30 Integrated circuit capacitor

Country Status (5)

Country Link
US (2) US6294420B1 (en)
EP (1) EP0856879A1 (en)
JP (1) JPH10223863A (en)
KR (1) KR100583703B1 (en)
TW (1) TW400601B (en)

Cited By (83)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6376358B1 (en) * 2001-03-15 2002-04-23 Micron Technology, Inc. Method of forming plugs and local interconnect for embedded memory/system-on-chip (SOC) applications
US20020109162A1 (en) * 1999-09-02 2002-08-15 Er-Xuan Ping Reduction of shorts among electrical cells formed on a semiconductor substrate
US6451664B1 (en) * 2001-01-30 2002-09-17 Infineon Technologies Ag Method of making a MIM capacitor with self-passivating plates
US20020192898A1 (en) * 1999-02-10 2002-12-19 Kraus Brenda D. Field emission device
US6512259B1 (en) * 1998-09-14 2003-01-28 Infineon Technologies Ag Capacitor with high-ε dielectric or ferroelectric material based on the fin stack principle
US6524908B2 (en) * 2001-06-01 2003-02-25 International Business Machines Corporation Method for forming refractory metal-silicon-nitrogen capacitors and structures formed
US20030049921A1 (en) * 2001-07-24 2003-03-13 Hu Yongjun Jeff Semiconductor constructions
US6541813B1 (en) * 1999-08-31 2003-04-01 Kabushiki Kaisha Toshiba Capacitor and method for manufacturing the same
US20030075753A1 (en) * 2001-09-14 2003-04-24 Chung-Ming Chu Stacked capacitor and method for fabricating the same
US20030089940A1 (en) * 2001-04-19 2003-05-15 Micron Technology, Inc. Integrated circuit memory with offset capacitor
US6613669B2 (en) * 2000-03-10 2003-09-02 Nec Electronics Corporation Semiconductor device and method for manufacturing the same
US6624076B1 (en) * 2000-01-21 2003-09-23 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for fabricating the same
US20030178665A1 (en) * 2002-03-19 2003-09-25 Nec Electronics Corporation Semiconductor device with improved capacitive element and method of forming the same
US20030190808A1 (en) * 2000-06-07 2003-10-09 Samsung Electronics Co., Ltd. Method of forming a metal-insulator-metal capacitor
US6664159B2 (en) * 1999-03-16 2003-12-16 Micron Technology, Inc. Mixed metal nitride and boride barrier layers
US20040002187A1 (en) * 2002-06-27 2004-01-01 Block Bruce A. Enhanced on-chip decoupling capacitors and method of making same
US6686274B1 (en) * 1998-09-22 2004-02-03 Renesas Technology Corporation Semiconductor device having cobalt silicide film in which diffusion of cobalt atoms is inhibited and its production process
US6723436B1 (en) * 1999-03-22 2004-04-20 California Institute Of Technology Electrically conducting ternary amorphous fully oxidized materials and their application
US20040075715A1 (en) * 1998-10-16 2004-04-22 Kia Silverbrook Inkjet printer having enclosed actuators
US20040080556A1 (en) * 1998-10-16 2004-04-29 Kia Silverbrook Method of ejecting liquid from a micro-electromechanical device
US20040079724A1 (en) * 1998-09-09 2004-04-29 Silverbrook Research Pty Ltd Method of fabricating a fluid ejection device using a planarizing step
US6734079B2 (en) 2002-06-13 2004-05-11 Taiwan Semiconductor Manufacturing Co., Ltd Microelectronic fabrication having sidewall passivated microelectronic capacitor structure fabricated therein
US20040094506A1 (en) * 1998-10-16 2004-05-20 Silverbrook Research Pty Ltd Method of fabricating an inkjet printhead chip having laminated actuators
US20040142531A1 (en) * 2002-01-22 2004-07-22 Taiwan Semiconductor Manufacturing Company Method of forming a stacked capacitor structure with increased surface area for a DRAM device
US20040173837A1 (en) * 1999-05-12 2004-09-09 Agarwal Vishnu K. Multilayer electrode for a ferroelectric capacitor
US20040180542A1 (en) * 2003-03-13 2004-09-16 Makoto Nagashima Low temperature deposition of complex metal oxides (CMO) memory materials for non-volatile memory integrated circuits
US6797583B2 (en) * 2000-10-20 2004-09-28 Hynix Semiconductor Inc Method of manufacturing capacitor in semiconductor devices
US20040224459A1 (en) * 1999-07-07 2004-11-11 Matsushita Electric Industrial Co., Ltd. Layered structure, method for manufacturing the same, and semiconductor element
US20040224474A1 (en) * 2003-05-05 2004-11-11 Hans-Joachim Barth Single mask MIM capacitor top plate
US20040241954A1 (en) * 2003-05-30 2004-12-02 Nanya Technology Corporation Method for forming a crown capacitor
US20040246305A1 (en) * 1998-10-16 2004-12-09 Kia Silverbrook Inkjet printhead having thermal bend actuator heating element electrically isolated from nozzle chamber ink
US20040263551A1 (en) * 1998-10-16 2004-12-30 Kia Silverbrook Method and apparatus for firing ink from a plurality of nozzles on a printhead
US20050037532A1 (en) * 1998-10-16 2005-02-17 Kia Silverbrook Method of fabricating a micro-electromechanical actuator that includes drive circuitry
US20050052497A1 (en) * 1998-10-16 2005-03-10 Kia Silverbrook Pagewidth Inkjet printhead assembly with actuator drive circuitry
US20050083592A1 (en) * 2003-09-10 2005-04-21 Yaakov Amitai High Brightness optical device
US20050083377A1 (en) * 1998-10-16 2005-04-21 Kia Silverbrook Printhead assembly incorporating an array of printhead chips on an ink distribution structure
US20050090070A1 (en) * 2001-08-30 2005-04-28 Micron Technology, Inc. Capacitor for use in an integrated circuit
US20050099466A1 (en) * 1998-10-16 2005-05-12 Kia Silverbrook Printhead wafer with individual ink feed to each nozzle
US6900498B2 (en) * 2001-05-08 2005-05-31 Advanced Technology Materials, Inc. Barrier structures for integration of high K oxides with Cu and Al electrodes
US20050116990A1 (en) * 1998-10-16 2005-06-02 Kia Silverbrook Inkjet printer using meniscus rim in nozzle chamber
US20050152185A1 (en) * 2004-01-09 2005-07-14 Esin Terzioglu Data encoding approach for implementing robust non-volatile memories
US20050231560A1 (en) * 1999-10-15 2005-10-20 Silverbrook Research Pty Ltd Micro-electromechanical liquid ejection device
US20050237257A1 (en) * 2004-04-26 2005-10-27 Kin-Lu Wong Antenna
US6974985B2 (en) * 2001-01-31 2005-12-13 Fujitsu Limited Capacitor and method for fabricating the same, and semiconductor device and method for fabricating the same
US6977418B2 (en) * 1998-09-03 2005-12-20 Micron Technology, Inc. Low resistance semiconductor process and structures
US20050279090A1 (en) * 1998-09-09 2005-12-22 Silverbrook Research Pty Ltd Micro-electromechanical integrated circuit device with laminated actuators
US20060022302A1 (en) * 2002-10-18 2006-02-02 Ralf Brederlow Integrated circuit arrangement comprising capacitors and preferably planar transistors, and production method
US20060054956A1 (en) * 2001-08-30 2006-03-16 Micron Technology, Inc. Technique to control tunneling currents in DRAM capacitors, cells, and devices
US20060119661A1 (en) * 1999-10-19 2006-06-08 Silverbrook Research Pty Ltd Nozzle arrangement
US7087480B1 (en) * 2002-04-18 2006-08-08 Taiwan Semiconductor Manufacturing Company, Ltd. Process to make high-k transistor dielectrics
US7164188B2 (en) * 2000-12-13 2007-01-16 Micron Technology, Inc. Buried conductor patterns formed by surface transformation of empty spaces in solid state materials
US20070040501A1 (en) * 2005-08-18 2007-02-22 Aitken Bruce G Method for inhibiting oxygen and moisture degradation of a device and the resulting device
US20070081187A1 (en) * 1998-11-09 2007-04-12 Silverbrook Research Pty Ltd Mobile telephone with printer and print media dispenser
US20070114651A1 (en) * 2005-10-29 2007-05-24 Stats Chippac Ltd. Integrated circuit stacking system with integrated passive components
US20070114634A1 (en) * 2005-10-29 2007-05-24 Stats Chippac Ltd. Integrated passive device system
US7237874B2 (en) 2000-06-30 2007-07-03 Silverbrook Research Pty Ltd Inkjet printhead with grouped nozzles and a nozzle guard
US20070176968A1 (en) * 1998-10-16 2007-08-02 Silverbrook Research Pty Ltd Pagewidth printhead having small print zone
US20070182785A1 (en) * 1998-10-16 2007-08-09 Silverbrook Research Pty Ltd Inkjet Printhead Incorporating Interleaved Actuator Tails
US20070284726A1 (en) * 2006-03-30 2007-12-13 Yaojian Lin Integrated circuit package system with post-passivation interconnection and integration
US20080048178A1 (en) * 2006-08-24 2008-02-28 Bruce Gardiner Aitken Tin phosphate barrier film, method, and apparatus
US20080094432A1 (en) * 1998-10-16 2008-04-24 Silverbrook Research Pty Ltd High nozzle density printhead ejecting low drop volumes
US20080206589A1 (en) * 2007-02-28 2008-08-28 Bruce Gardiner Aitken Low tempertature sintering using Sn2+ containing inorganic materials to hermetically seal a device
US20080237675A1 (en) * 2007-03-29 2008-10-02 Doyle Brian S Capacitor, method of increasing a capacitance area of same, and system containing same
US20090039517A1 (en) * 1998-02-25 2009-02-12 Micron Technology, Inc. Chemical vapor deposition of titanium
US20090237433A1 (en) * 1998-10-16 2009-09-24 Silverbrook Research Pty Ltd Printhead Integrated Circuit With Low Drive Transistor To Nozzle Area Ratio
US20090278232A1 (en) * 1998-08-27 2009-11-12 Micron Technology, Inc Ruthenium silicide diffusion barrier layers and methods of forming same
US7662729B2 (en) 2005-04-28 2010-02-16 Micron Technology, Inc. Atomic layer deposition of a ruthenium layer to a lanthanide oxide dielectric layer
US7722929B2 (en) 2005-08-18 2010-05-25 Corning Incorporated Sealing technique for decreasing the time it takes to hermetically seal a device and the resulting hermetically sealed device
US20100171194A1 (en) * 2005-10-29 2010-07-08 Stats Chippac, Ltd. Semiconductor Device and Method of Forming an Inductor on Polymer Matrix Composite Substrate
US20100224925A1 (en) * 2009-03-04 2010-09-09 Taiwan Semiconductor Manufacturing Company, Ltd. Metal-insulator-metal structure for system-on-chip technology
US7804144B2 (en) 2001-12-20 2010-09-28 Micron Technology, Inc. Low-temperature grown high quality ultra-thin CoTiO3 gate dielectrics
US7829147B2 (en) 2005-08-18 2010-11-09 Corning Incorporated Hermetically sealing a device without a heat treating step and the resulting hermetically sealed device
US7863667B2 (en) 2003-04-22 2011-01-04 Micron Technology, Inc. Zirconium titanium oxide films
US7867919B2 (en) 2004-08-31 2011-01-11 Micron Technology, Inc. Method of fabricating an apparatus having a lanthanum-metal oxide dielectric layer
US7915174B2 (en) 2004-12-13 2011-03-29 Micron Technology, Inc. Dielectric stack containing lanthanum and hafnium
US7972974B2 (en) 2006-01-10 2011-07-05 Micron Technology, Inc. Gallium lanthanide oxide films
US8501563B2 (en) 2005-07-20 2013-08-06 Micron Technology, Inc. Devices with nanocrystals and methods of formation
US9112060B2 (en) 2011-03-23 2015-08-18 Freescale Semiconductor, Inc. Low-leakage, high-capacitance capacitor structures and method of making
US20160005824A1 (en) * 2014-07-01 2016-01-07 Taiwan Semiconductor Manufacturing Company, Ltd. Contact structures and methods of forming the same
US9299766B2 (en) 2014-04-01 2016-03-29 International Business Machines Corporation DT capacitor with silicide outer electrode and/or compressive stress layer, and related methods
US9449925B2 (en) 2005-10-29 2016-09-20 STATS ChipPAC Pte. Ltd. Integrated passive devices
US9466660B2 (en) 2013-10-16 2016-10-11 Micron Technology, Inc. Semiconductor structures including molybdenum nitride, molybdenum oxynitride or molybdenum-based alloy material, and method of making such structures
US9685495B2 (en) 2009-11-19 2017-06-20 STATS ChipPAC, Pte. Ltd. Semiconductor device and method of forming IPD on molded substrate

Families Citing this family (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6429120B1 (en) 2000-01-18 2002-08-06 Micron Technology, Inc. Methods and apparatus for making integrated-circuit wiring from copper, silver, gold, and other metals
TW406317B (en) * 1997-06-27 2000-09-21 Siemens Ag Method to produce a barrier-layer in a semiconductor-body and semiconductor component with such a barrier-layer
TW437010B (en) * 1998-09-08 2001-05-28 Siemens Ag A layer-arrangement with a material-layer and a diffusion-barrier against diffusable material-components
KR100574474B1 (en) * 1998-12-30 2006-08-21 주식회사 하이닉스반도체 Capacitor Formation Method of Semiconductor Device
JP4322347B2 (en) * 1999-03-15 2009-08-26 エルピーダメモリ株式会社 Semiconductor device and manufacturing method thereof
DE19950364A1 (en) * 1999-10-19 2001-04-26 Infineon Technologies Ag Integrated circuit arrangement used as a DRAM cell arrangement comprises a capacitor with capacitor electrodes and a capacitor dielectric
US6720096B1 (en) * 1999-11-17 2004-04-13 Sanyo Electric Co., Ltd. Dielectric element
US6420262B1 (en) 2000-01-18 2002-07-16 Micron Technology, Inc. Structures and methods to enhance copper metallization
US6376370B1 (en) * 2000-01-18 2002-04-23 Micron Technology, Inc. Process for providing seed layers for using aluminum, copper, gold and silver metallurgy process for providing seed layers for using aluminum, copper, gold and silver metallurgy
US7211512B1 (en) * 2000-01-18 2007-05-01 Micron Technology, Inc. Selective electroless-plated copper metallization
US7262130B1 (en) * 2000-01-18 2007-08-28 Micron Technology, Inc. Methods for making integrated-circuit wiring from copper, silver, gold, and other metals
JP2001237395A (en) * 2000-02-22 2001-08-31 Matsushita Electric Ind Co Ltd Semiconductor memory device
US6365927B1 (en) * 2000-04-03 2002-04-02 Symetrix Corporation Ferroelectric integrated circuit having hydrogen barrier layer
US6423629B1 (en) * 2000-05-31 2002-07-23 Kie Y. Ahn Multilevel copper interconnects with low-k dielectrics and air gaps
KR100387264B1 (en) * 2000-12-29 2003-06-12 주식회사 하이닉스반도체 Method for manufacturing a capacitor in a semiconductor device
DE10136400B4 (en) * 2001-07-26 2006-01-05 Infineon Technologies Ag Method for producing a metal carbide layer and method for producing a trench capacitor
US6800899B2 (en) * 2001-08-30 2004-10-05 Micron Technology, Inc. Vertical transistors, electrical devices containing a vertical transistor, and computer systems containing a vertical transistor
DE10142580B4 (en) * 2001-08-31 2006-07-13 Infineon Technologies Ag Method for producing a trench structure capacitor device
KR100442103B1 (en) * 2001-10-18 2004-07-27 삼성전자주식회사 Fram and method of forming the same
KR100561839B1 (en) * 2001-11-10 2006-03-16 삼성전자주식회사 Ferroelectric capacitor and method of manufacturing the same
US6720608B2 (en) * 2002-05-22 2004-04-13 United Microelectronics Corp. Metal-insulator-metal capacitor structure
US6794262B2 (en) * 2002-09-23 2004-09-21 Infineon Technologies Ag MIM capacitor structures and fabrication methods in dual-damascene structures
US6734526B1 (en) * 2002-10-16 2004-05-11 Taiwan Semiconductor Manufacturing Co., Ltd. Oxidation resistant microelectronics capacitor structure with L shaped isolation spacer
JP2004152864A (en) * 2002-10-29 2004-05-27 Renesas Technology Corp Semiconductor device
US7030481B2 (en) * 2002-12-09 2006-04-18 Internation Business Machines Corporation High density chip carrier with integrated passive devices
KR100955184B1 (en) * 2003-05-29 2010-04-29 주식회사 하이닉스반도체 Manufacturing method for semiconductor device
US7220665B2 (en) * 2003-08-05 2007-05-22 Micron Technology, Inc. H2 plasma treatment
JP2005158842A (en) * 2003-11-21 2005-06-16 Matsushita Electric Ind Co Ltd Semiconductor device and manufacturing method therefor
KR100583961B1 (en) * 2004-01-26 2006-05-26 삼성전자주식회사 Method of fabricating a plurality of box-type feroelectric capacitors
KR20060027747A (en) * 2004-09-23 2006-03-28 삼성전자주식회사 Fabrication method of a metal-insulator-metal capacitor
US20060151822A1 (en) * 2005-01-07 2006-07-13 Shrinivas Govindarajan DRAM with high K dielectric storage capacitor and method of making the same
US20060151845A1 (en) * 2005-01-07 2006-07-13 Shrinivas Govindarajan Method to control interfacial properties for capacitors using a metal flash layer
US7316962B2 (en) * 2005-01-07 2008-01-08 Infineon Technologies Ag High dielectric constant materials
US7364974B2 (en) * 2005-03-18 2008-04-29 Translucent Inc. Double gate FET and fabrication process
US20060289948A1 (en) * 2005-06-22 2006-12-28 International Business Machines Corporation Method to control flatband/threshold voltage in high-k metal gated stacks and structures thereof
US7241695B2 (en) * 2005-10-06 2007-07-10 Freescale Semiconductor, Inc. Semiconductor device having nano-pillars and method therefor
US20070158714A1 (en) * 2005-11-21 2007-07-12 International Business Machines Corporation One-mask high-k metal-insulator-metal capacitor integration in copper back-end-of-line processing
US8445913B2 (en) 2007-10-30 2013-05-21 Spansion Llc Metal-insulator-metal (MIM) device and method of formation thereof
US8309407B2 (en) * 2008-07-15 2012-11-13 Sandisk 3D Llc Electronic devices including carbon-based films having sidewall liners, and methods of forming such devices
US8564132B2 (en) * 2011-08-17 2013-10-22 International Business Machines Corporation Tungsten metallization: structure and fabrication of same
US8686522B2 (en) 2011-10-13 2014-04-01 International Business Machines Corporation Semiconductor trench inductors and transformers
CN111446364B (en) * 2019-01-17 2023-06-16 中芯国际集成电路制造(上海)有限公司 Semiconductor structure and forming method thereof
CN113113539A (en) * 2021-04-09 2021-07-13 福建省晋华集成电路有限公司 Capacitor structure, semiconductor device and capacitor structure preparation method

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH05243487A (en) 1992-03-02 1993-09-21 Nec Corp Integrated circuit
JPH06244133A (en) 1993-02-22 1994-09-02 Matsushita Electron Corp Semiconductor device and its manufacture
US5381302A (en) 1993-04-02 1995-01-10 Micron Semiconductor, Inc. Capacitor compatible with high dielectric constant materials having a low contact resistance layer and the method for forming same
US5491103A (en) * 1993-04-08 1996-02-13 Samsung Electronics Co., Ltd. Method for manufacturing a capacitor structure of a semiconductor memory device
EP0697720A1 (en) 1994-08-01 1996-02-21 Texas Instruments Incorporated A conductive amorphous-nitride barrier layer for high dielectric-constant material electrodes
US5920761A (en) * 1996-01-10 1999-07-06 Lg Semicon Co,, Ltd. Method for fabricating capacitor of semiconductor device
US5981331A (en) * 1996-03-29 1999-11-09 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing a semiconductor memory device with a high dielectric constant capacitor
US5986301A (en) * 1995-01-27 1999-11-16 Kabushiki Kaisha Toshiba Thin film capacitor with electrodes having a perovskite structure and a metallic conductivity
US5994153A (en) * 1996-11-05 1999-11-30 Sony Corporation Fabrication process of a capacitor structure of semiconductor memory cell
US5998250A (en) * 1996-04-23 1999-12-07 International Business Machines Corporation Compound electrode stack capacitor
US6004839A (en) * 1996-01-17 1999-12-21 Nec Corporation Semiconductor device with conductive plugs

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01298717A (en) 1988-05-27 1989-12-01 Agency Of Ind Science & Technol Manufacture of semiconductor device
US5576240A (en) 1994-12-09 1996-11-19 Lucent Technologies Inc. Method for making a metal to metal capacitor
US5576579A (en) 1995-01-12 1996-11-19 International Business Machines Corporation Tasin oxygen diffusion barrier in multilayer structures

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH05243487A (en) 1992-03-02 1993-09-21 Nec Corp Integrated circuit
US5677226A (en) * 1992-03-02 1997-10-14 Nec Corporation Method of making integrated circuits
JPH06244133A (en) 1993-02-22 1994-09-02 Matsushita Electron Corp Semiconductor device and its manufacture
US5381302A (en) 1993-04-02 1995-01-10 Micron Semiconductor, Inc. Capacitor compatible with high dielectric constant materials having a low contact resistance layer and the method for forming same
US5491103A (en) * 1993-04-08 1996-02-13 Samsung Electronics Co., Ltd. Method for manufacturing a capacitor structure of a semiconductor memory device
EP0697720A1 (en) 1994-08-01 1996-02-21 Texas Instruments Incorporated A conductive amorphous-nitride barrier layer for high dielectric-constant material electrodes
US5986301A (en) * 1995-01-27 1999-11-16 Kabushiki Kaisha Toshiba Thin film capacitor with electrodes having a perovskite structure and a metallic conductivity
US5920761A (en) * 1996-01-10 1999-07-06 Lg Semicon Co,, Ltd. Method for fabricating capacitor of semiconductor device
US6004839A (en) * 1996-01-17 1999-12-21 Nec Corporation Semiconductor device with conductive plugs
US5981331A (en) * 1996-03-29 1999-11-09 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing a semiconductor memory device with a high dielectric constant capacitor
US5998250A (en) * 1996-04-23 1999-12-07 International Business Machines Corporation Compound electrode stack capacitor
US5994153A (en) * 1996-11-05 1999-11-30 Sony Corporation Fabrication process of a capacitor structure of semiconductor memory cell

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
Patent Abstracts of japan vol. 17, No. 602 (E-1482), Dec. 21, 1993, & JP 05 243487 A, (NEC Corp), Sep. 21, 1993, * Abstract * & US 5,677,226 A (NEC Corp)* col. 4, paragraph 15-paragraph 23; figures*.*
Patent Abstracts of Japan vol. 18, No. 626 (E-1636), Nov. 29, 1994, & JP 06 244133 A, (Matsushita Electron Corp), Sep. 2, 1994, * Abstract *.
Silicon Processing for the VLSI Era, vol. 1: Process Technology; Wolf, Stanley; 1986, p. 390.*

Cited By (379)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7597435B2 (en) 1997-07-15 2009-10-06 Silverbrook Research Pty Ltd Ink supply unit for an ink jet printer
US20080129809A1 (en) * 1997-07-15 2008-06-05 Silverbrook Research Pty Ltd Ink Supply Unit For An Ink Jet Printer
US8456007B2 (en) * 1998-02-25 2013-06-04 Round Rock Research, Llc Chemical vapor deposition of titanium
US20090039517A1 (en) * 1998-02-25 2009-02-12 Micron Technology, Inc. Chemical vapor deposition of titanium
US8461682B2 (en) 1998-08-27 2013-06-11 Micron Technology, Inc. Ruthenium silicide diffusion barrier layers and methods of forming same
US20090278232A1 (en) * 1998-08-27 2009-11-12 Micron Technology, Inc Ruthenium silicide diffusion barrier layers and methods of forming same
US7358568B2 (en) 1998-09-03 2008-04-15 Micron Technology, Inc. Low resistance semiconductor process and structures
US6977418B2 (en) * 1998-09-03 2005-12-20 Micron Technology, Inc. Low resistance semiconductor process and structures
US20060097327A1 (en) * 1998-09-03 2006-05-11 Hermes Michael J Low resistance semiconductor process and structures
US20070211112A1 (en) * 1998-09-09 2007-09-13 Silverbrook Research Pty Ltd Ink jet printer nozzle assembly with micro-electromechanical paddles
US20040118808A1 (en) * 1998-09-09 2004-06-24 Silverbrook Research Pty Ltd Method of fabricating a micro-electromechanical device having a laminated actuator
US20090244194A1 (en) * 1998-09-09 2009-10-01 Silverbrook Research Pty Ltd Micro-Electromechanical Integrated Circuit Device With Laminated Actuators
US20050279090A1 (en) * 1998-09-09 2005-12-22 Silverbrook Research Pty Ltd Micro-electromechanical integrated circuit device with laminated actuators
US20040079724A1 (en) * 1998-09-09 2004-04-29 Silverbrook Research Pty Ltd Method of fabricating a fluid ejection device using a planarizing step
US20040113983A1 (en) * 1998-09-09 2004-06-17 Silverbrook Research Pty Ltd Micro-electromechanical fluid ejection device with control logic circuttry
US20050189317A1 (en) * 1998-09-09 2005-09-01 Kia Silverbrook Method of fabricating inkjet nozzle
US20050189316A1 (en) * 1998-09-09 2005-09-01 Kia Silverbrook Method of fabricating micro-electromechanical inkjet nozzle
US6832828B2 (en) 1998-09-09 2004-12-21 Silverbrook Research Pty Ltd Micro-electromechanical fluid ejection device with control logic circuitry
US20040119784A1 (en) * 1998-09-09 2004-06-24 Silverbrook Research Pty Ltd Printhead configuration incorporating a nozzle arrangement layout
US6512259B1 (en) * 1998-09-14 2003-01-28 Infineon Technologies Ag Capacitor with high-ε dielectric or ferroelectric material based on the fin stack principle
US20040150111A1 (en) * 1998-09-22 2004-08-05 Hiromi Shimazu Semiconductor device and its production process
US6686274B1 (en) * 1998-09-22 2004-02-03 Renesas Technology Corporation Semiconductor device having cobalt silicide film in which diffusion of cobalt atoms is inhibited and its production process
US6960832B2 (en) 1998-09-22 2005-11-01 Renesas Technology Corp. Semiconductor device and its production process
US7384131B2 (en) 1998-10-16 2008-06-10 Silverbrook Research Pty Ltd Pagewidth printhead having small print zone
US7748827B2 (en) 1998-10-16 2010-07-06 Silverbrook Research Pty Ltd Inkjet printhead incorporating interleaved actuator tails
US20040092121A1 (en) * 1998-10-16 2004-05-13 Kia Silverbrook Fabrication of a printhead chip incorporating a plurality of nozzle arrangements
US8336990B2 (en) 1998-10-16 2012-12-25 Zamtec Limited Ink supply unit for printhead of inkjet printer
US20040094506A1 (en) * 1998-10-16 2004-05-20 Silverbrook Research Pty Ltd Method of fabricating an inkjet printhead chip having laminated actuators
US20040080556A1 (en) * 1998-10-16 2004-04-29 Kia Silverbrook Method of ejecting liquid from a micro-electromechanical device
US20040075715A1 (en) * 1998-10-16 2004-04-22 Kia Silverbrook Inkjet printer having enclosed actuators
US8087757B2 (en) 1998-10-16 2012-01-03 Silverbrook Research Pty Ltd Energy control of a nozzle of an inkjet printhead
US8066355B2 (en) 1998-10-16 2011-11-29 Silverbrook Research Pty Ltd Compact nozzle assembly of an inkjet printhead
US8061795B2 (en) 1998-10-16 2011-11-22 Silverbrook Research Pty Ltd Nozzle assembly of an inkjet printhead
US8057014B2 (en) 1998-10-16 2011-11-15 Silverbrook Research Pty Ltd Nozzle assembly for an inkjet printhead
US8047633B2 (en) 1998-10-16 2011-11-01 Silverbrook Research Pty Ltd Control of a nozzle of an inkjet printhead
US8025355B2 (en) 1998-10-16 2011-09-27 Silverbrook Research Pty Ltd Printer system for providing pre-heat signal to printhead
US8011757B2 (en) 1998-10-16 2011-09-06 Silverbrook Research Pty Ltd Inkjet printhead with interleaved drive transistors
US7976131B2 (en) 1998-10-16 2011-07-12 Silverbrook Research Pty Ltd Printhead integrated circuit comprising resistive elements spaced apart from substrate
US7971967B2 (en) 1998-10-16 2011-07-05 Silverbrook Research Pty Ltd Nozzle arrangement with actuator slot protection barrier
US7971975B2 (en) 1998-10-16 2011-07-05 Silverbrook Research Pty Ltd Inkjet printhead comprising actuator spaced apart from substrate
US7971972B2 (en) 1998-10-16 2011-07-05 Silverbrook Research Pty Ltd Nozzle arrangement with fully static CMOS control logic architecture
US7967422B2 (en) 1998-10-16 2011-06-28 Silverbrook Research Pty Ltd Inkjet nozzle assembly having resistive element spaced apart from substrate
US7950771B2 (en) 1998-10-16 2011-05-31 Silverbrook Research Pty Ltd Printhead nozzle arrangement with dual mode thermal actuator
US20040246305A1 (en) * 1998-10-16 2004-12-09 Kia Silverbrook Inkjet printhead having thermal bend actuator heating element electrically isolated from nozzle chamber ink
US7946671B2 (en) 1998-10-16 2011-05-24 Silverbrook Research Pty Ltd Inkjet printer for photographs
US7938524B2 (en) 1998-10-16 2011-05-10 Silverbrook Research Pty Ltd Ink supply unit for ink jet printer
US20040263551A1 (en) * 1998-10-16 2004-12-30 Kia Silverbrook Method and apparatus for firing ink from a plurality of nozzles on a printhead
US20050037532A1 (en) * 1998-10-16 2005-02-17 Kia Silverbrook Method of fabricating a micro-electromechanical actuator that includes drive circuitry
US6860590B2 (en) 1998-10-16 2005-03-01 Silverbrook Research Pty Ltd Printhead configuration incorporating a nozzle arrangement layout
US6863378B2 (en) 1998-10-16 2005-03-08 Silverbrook Research Pty Ltd Inkjet printer having enclosed actuators
US20050052497A1 (en) * 1998-10-16 2005-03-10 Kia Silverbrook Pagewidth Inkjet printhead assembly with actuator drive circuitry
US7934799B2 (en) 1998-10-16 2011-05-03 Silverbrook Research Pty Ltd Inkjet printer with low drop volume printhead
US20050083377A1 (en) * 1998-10-16 2005-04-21 Kia Silverbrook Printhead assembly incorporating an array of printhead chips on an ink distribution structure
US7931351B2 (en) 1998-10-16 2011-04-26 Silverbrook Research Pty Ltd Inkjet printhead and printhead nozzle arrangement
US20050093934A1 (en) * 1998-10-16 2005-05-05 Kia Silverbrook Printer assembly and nozzle arrangement
US20050099465A1 (en) * 1998-10-16 2005-05-12 Kia Silverbrook Printhead temperature feedback method for a microelectromechanical ink jet printhead
US20050099466A1 (en) * 1998-10-16 2005-05-12 Kia Silverbrook Printhead wafer with individual ink feed to each nozzle
US7918541B2 (en) 1998-10-16 2011-04-05 Silverbrook Research Pty Ltd Micro-electromechanical integrated circuit device with laminated actuators
US20050110832A1 (en) * 1998-10-16 2005-05-26 Kia Silverbrook Printhead and ink supply arrangement
US20050109730A1 (en) * 1998-10-16 2005-05-26 Kia Silverbrook Printhead wafer etched from opposing sides
US7918540B2 (en) 1998-10-16 2011-04-05 Silverbrook Research Pty Ltd Microelectromechanical ink jet printhead with printhead temperature feedback
US7914115B2 (en) 1998-10-16 2011-03-29 Silverbrook Research Pty Ltd Inkjet printhead and printhead nozzle arrangement
US20050116990A1 (en) * 1998-10-16 2005-06-02 Kia Silverbrook Inkjet printer using meniscus rim in nozzle chamber
US6902255B1 (en) * 1998-10-16 2005-06-07 Silverbrook Research Pty Ltd Inkjet printers
US6905620B2 (en) 1998-10-16 2005-06-14 Silverbrook Research Pty Ltd Method of fabricating a micro-electromechanical device having a laminated actuator
US20050134649A1 (en) * 1998-10-16 2005-06-23 Kia Silverbrook Printhead chip with nozzle arrangement for color printing
US20050134648A1 (en) * 1998-10-16 2005-06-23 Kia Silverbrook Printhead configuration having acutely aligned nozzle actuators
US20050140726A1 (en) * 1998-10-16 2005-06-30 Kia Silverbrook Nozzle arrangement including an actuator
US20050144781A1 (en) * 1998-10-16 2005-07-07 Kia Silverbrook Fabricating an inkjet printhead with grouped nozzles
US20050146566A1 (en) * 1998-10-16 2005-07-07 Kia Silverbrook Inkjet printhead that incorporates feed back sense lines
US7905588B2 (en) 1998-10-16 2011-03-15 Silverbrook Research Pty Ltd Camera printhead assembly with baffles to retard ink acceleration
US20050157042A1 (en) * 1998-10-16 2005-07-21 Kia Silverbrook Printhead
US7901023B2 (en) 1998-10-16 2011-03-08 Silverbrook Research Pty Ltd Inkjet printhead with drive circuitry controlling variable firing sequences
US7896468B2 (en) 1998-10-16 2011-03-01 Silverbrook Research Pty Ltd Ink ejection nozzle arrangement
US7896473B2 (en) 1998-10-16 2011-03-01 Silverbrook Research Pty Ltd Low pressure nozzle for an inkjet printer
US7891773B2 (en) 1998-10-16 2011-02-22 Kia Silverbrook Low voltage nozzle assembly for an inkjet printer
US20050225604A1 (en) * 1998-10-16 2005-10-13 Silverbrook Research Pty Ltd Method of forming a nozzle rim
US20050225601A1 (en) * 1998-10-16 2005-10-13 Silverbrook Research Pty Ltd. Inkjet printhead apparatus
US7874644B2 (en) 1998-10-16 2011-01-25 Silverbrook Research Pty Ltd Inkjet printhead with shared ink spread restriction walls
US20100295887A1 (en) * 1998-10-16 2010-11-25 Silverbrook Research Pty Ltd Printer assembly with controller for maintaining printhead at equilibrium temperature
US20100277549A1 (en) * 1998-10-16 2010-11-04 Silverbrook Research Pty Ltd Nozzle arrangement for inkjet printer with ink wicking reduction
US20050243134A1 (en) * 1998-10-16 2005-11-03 Silverbrook Research Pty Ltd Printhead integrated circuit comprising thermal bend actuator
US20050248620A1 (en) * 1998-10-16 2005-11-10 Silverbrook Research Pty Ltd Ink jet printhead assembly with an ink distribution manifold
US20050253897A1 (en) * 1998-10-16 2005-11-17 Silverbrook Research Pty Ltd Inkjet printhead having grouped inkjet nozzles
US20100265298A1 (en) * 1998-10-16 2010-10-21 Silverbrook Research Pty Ltd Inkjet printhead with interleaved drive transistors
US20050270335A1 (en) * 1998-10-16 2005-12-08 Silverbrook Research Pty Ltd Method of fabricating a micro-electromechanical actuating mechanism
US7815291B2 (en) 1998-10-16 2010-10-19 Silverbrook Research Pty Ltd Printhead integrated circuit with low drive transistor to nozzle area ratio
US7794050B2 (en) 1998-10-16 2010-09-14 Silverbrook Research Pty Ltd Printhead nozzle having shaped heating element
US7784905B2 (en) 1998-10-16 2010-08-31 Silverbrook Research Pty Ltd Nozzle assembly for an inkjet printer for ejecting a low speed droplet
US7780264B2 (en) 1998-10-16 2010-08-24 Kia Silverbrook Inkjet printer nozzle formed on a drive transistor and control logic
US7771032B2 (en) 1998-10-16 2010-08-10 Silverbrook Research Pty Ltd Printer assembly with a controller for maintaining a printhead at an equilibrium temperature
US6994424B2 (en) 1998-10-16 2006-02-07 Silverbrook Research Pty Ltd Printhead assembly incorporating an array of printhead chips on an ink distribution structure
US6998278B2 (en) 1998-10-16 2006-02-14 Silverbrook Research Pty Ltd Method of fabricating a micro-electromechanical actuator that includes drive circuitry
US7001007B2 (en) 1998-10-16 2006-02-21 Silverbrook Research Pty Ltd Method of ejecting liquid from a micro-electromechanical device
US7771025B2 (en) 1998-10-16 2010-08-10 Silverbrook Research Pty Ltd Inkjet printhead having plural nozzle arrangements grouped in pods
US7014785B2 (en) 1998-10-16 2006-03-21 Silverbrook Research Pty Ltd Method of fabricating inkjet nozzle
US7758162B2 (en) 1998-10-16 2010-07-20 Silverbrook Research Pty Ltd Nozzle arrangement for an inkjet printer with ink wicking reduction
US7758160B2 (en) 1998-10-16 2010-07-20 Silverbrook Research Pty Ltd Compact nozzle assembly for an inkjet printer
US7028474B2 (en) 1998-10-16 2006-04-18 Silverbook Research Pty Ltd Micro-electromechanical actuator with control logic circuitry
US20060098047A1 (en) * 1998-10-16 2006-05-11 Silverbrook Research Pty Ltd. Pagewidth inkjet printhead assembly with longitudinally extending sets of nozzles
US7753487B2 (en) 1998-10-16 2010-07-13 Silverbrook Research Pty Ltd Aperture of a nozzle assembly of an inkjet printer
US7048868B2 (en) 1998-10-16 2006-05-23 Silverbrook Reseach Pty Ltd Method of fabricating micro-electromechanical inkjet nozzle
US7052114B2 (en) 1998-10-16 2006-05-30 Silverbrook Research Pty Ltd Fabrication of a printhead chip incorporating a plurality of nozzle arrangements
US20100149268A1 (en) * 1998-10-16 2010-06-17 Silverbrook Research Pty Ltd Inkjet Printer With Low Drop Volume Printhead
US20100149274A1 (en) * 1998-10-16 2010-06-17 Silverbrook Research Pty Ltd Energy Control Of A Nozzle Of An Inkjet Printhead
US7070258B2 (en) 1998-10-16 2006-07-04 Silverbrook Research Pty Ltd Printhead and ink supply arrangement
US7073881B2 (en) 1998-10-16 2006-07-11 Silverbrook Research Pty Ltd Temperature control in printheads having thermal actuators
US20060152551A1 (en) * 1998-10-16 2006-07-13 Silverbrook Research Pty Ltd Printhead integrated circuit for a pagewidth inkjet printhead
US7080895B2 (en) 1998-10-16 2006-07-25 Silverbrook Research Pty Ltd Inkjet printhead apparatus
US7735968B2 (en) 1998-10-16 2010-06-15 Silverbrook Research Pty Ltd Inkjet printhead nozzle arrangement with actuator arm slot protection barrier
US20100110130A1 (en) * 1998-10-16 2010-05-06 Silverbrook Research Pty Ltd Printer System For Providing Pre-Heat Signal To Printhead
US20100110129A1 (en) * 1998-10-16 2010-05-06 Silvebrook Research Pty Ltd Inkjet printer for photographs
US20100073441A1 (en) * 1998-10-16 2010-03-25 Silverbrook Research Pty Ltd Ink Supply Unit For Printhead Of Inkjet Printer
US7111924B2 (en) 1998-10-16 2006-09-26 Silverbrook Research Pty Ltd Inkjet printhead having thermal bend actuator heating element electrically isolated from nozzle chamber ink
US7677686B2 (en) 1998-10-16 2010-03-16 Silverbrook Research Pty Ltd High nozzle density printhead ejecting low drop volumes
US20060227156A1 (en) * 1998-10-16 2006-10-12 Silverbrook Research Pty Ltd Inkjet printhead having a pre-determined array of inkjet nozzle assemblies
US7677685B2 (en) 1998-10-16 2010-03-16 Silverbrook Research Pty Ltd Nozzle assembly for an inkjet printer for ejecting a low volume droplet
US7132056B2 (en) 1998-10-16 2006-11-07 Silverbrook Research Pty Ltd Method of fabricating a fluid ejection device using a planarizing step
US20060250448A1 (en) * 1998-10-16 2006-11-09 Silverbrook Research Pty Ltd Inkjet printhead having ink flow preventing actuators
US7134740B2 (en) 1998-10-16 2006-11-14 Silverbrook Research Pty Ltd Pagewidth inkjet printhead assembly with actuator drive circuitry
US20100053276A1 (en) * 1998-10-16 2010-03-04 Silverbrook Research Pty Ltd Printhead Integrated Circuit Comprising Resistive Elements Spaced Apart From Substrate
US20060268064A1 (en) * 1998-10-16 2006-11-30 Silverbrook Research Pty Ltd Pagewidth printhead assembly with flexible tab film for supplying power and data to printhead integrated circuits
US20060268048A1 (en) * 1998-10-16 2006-11-30 Silverbrook Research Pty Ltd Inkjet printhead integrated circuit with optimized trace orientation
US7144519B2 (en) 1998-10-16 2006-12-05 Silverbrook Research Pty Ltd Method of fabricating an inkjet printhead chip having laminated actuators
US20060274119A1 (en) * 1998-10-16 2006-12-07 Silverbrook Research Pty Ltd Ink ejection nozzle with a thermal bend actuator
US20060274121A1 (en) * 1998-10-16 2006-12-07 Silverbrook Research Pty Ltd Inkjet nozzle assembly with resistive heating actuator
US7147304B2 (en) 1998-10-16 2006-12-12 Silverbrook Research Pty Ltd Pagewidth inkjet printhead assembly with longitudinally extending sets of nozzles
US7152944B2 (en) 1998-10-16 2006-12-26 Silverbrook Research Pty Ltd Ink jet printhead assembly with an ink distribution manifold
US7159968B2 (en) 1998-10-16 2007-01-09 Silverbrook Research Pty Ltd Printhead integrated circuit comprising thermal bend actuator
US20070008386A1 (en) * 1998-10-16 2007-01-11 Silverbrook Research Pty Ltd Nozzle arrangement for an inkjet printhead having a thermal actuator and paddle
US20100053274A1 (en) * 1998-10-16 2010-03-04 Silverbrook Research Pty Ltd Inkjet nozzle assembly having resistive element spaced apart from substrate
US7669950B2 (en) 1998-10-16 2010-03-02 Silverbrook Research Pty Ltd Energy control of a nozzle of an inkjet printhead
US20070030321A1 (en) * 1998-10-16 2007-02-08 Silverbrook Research Pty Ltd Ink supply unit for an ink jet printer
US20070030315A1 (en) * 1998-10-16 2007-02-08 Silverbrook Research Pty Ltd. Printhead with drive transistors and corresponding ink ejection actuators
US7175775B2 (en) 1998-10-16 2007-02-13 Silverbrook Research Pty Ltd Method of fabricating printhead IC using CTE matched wafer and sacrificial materials
US7178899B2 (en) 1998-10-16 2007-02-20 Silverbrook Research Pty Ltd Printhead integrated circuit for a pagewidth inkjet printhead
US7669964B2 (en) 1998-10-16 2010-03-02 Silverbrook Research Pty Ltd Ink supply unit for a printhead in an inkjet printer
US7182437B2 (en) 1998-10-16 2007-02-27 Silverbrook Research Pty Ltd Inkjet printhead having ink flow preventing actuators
US7669951B2 (en) 1998-10-16 2010-03-02 Silverbrook Research Pty Ltd Low energy consumption nozzle assembly for an inkjet printer
US20080211876A1 (en) * 1998-10-16 2008-09-04 Silverbrook Research Pty Ltd Printhead For Use In Camera Photo-Printing
US7188935B2 (en) 1998-10-16 2007-03-13 Silverbrook Research Pty Ltd Printhead wafer with individual ink feed to each nozzle
US20070070133A1 (en) * 1998-10-16 2007-03-29 Silverbrook Research Pty Ltd Ink supply unit for a printhead in an inkjet printer
US7198346B2 (en) 1998-10-16 2007-04-03 Silverbrook Research Pty Ltd Inkjet printhead that incorporates feed back sense lines
US7661796B2 (en) 1998-10-16 2010-02-16 Silverbrook Research Pty Ltd Nozzle assembly for ejecting small droplets
US20070081031A1 (en) * 1998-10-16 2007-04-12 Silverbrook Research Pty Ltd Pagewidth printhead having sealed inkjet actuators
US7207656B2 (en) 1998-10-16 2007-04-24 Silverbrook Research Pty Ltd Printhead configuration having acutely aligned nozzle actuators
US7210764B2 (en) 1998-10-16 2007-05-01 Silverbrook Research Pty Ltd Printhead with drive transistors and corresponding ink ejection actuators
US20070109345A1 (en) * 1998-10-16 2007-05-17 Silverbrook Research Pty Ltd Nozzle arrangement for an inkjet printhead with associated actuator drive ciircuitry
US7219427B2 (en) 1998-10-16 2007-05-22 Silverbrook Research Pty Ltd Fabricating an inkjet printhead with grouped nozzles
US7654628B2 (en) 1998-10-16 2010-02-02 Silverbrook Research Pty Ltd Signaling method for printhead
US7637582B2 (en) 1998-10-16 2009-12-29 Silverbrook Research Pty Ltd Photo printer for printing 6″ × 4″ photos
US20070115316A1 (en) * 1998-10-16 2007-05-24 Silverbrook Research Pty Ltd Inkjet printhead with a wafer assembly having an array of nozzle arrangments
US7229154B2 (en) 1998-10-16 2007-06-12 Silverbrook Research Pty Ltd Ink ejection nozzle with a thermal bend actuator
US20090309909A1 (en) * 1998-10-16 2009-12-17 Silverbrook Research Pty Ltd Nozzle arrangement with fully static cmos control logic architecture
US20070146432A1 (en) * 1998-10-16 2007-06-28 Silverbrook Research Pty Ltd Inkjet printhead with spillage pits
US20090303290A1 (en) * 1998-10-16 2009-12-10 Silverbrook Research Pty Ltd Nozzle Arrangement With Actuator Slot Protection Barrier
US20090303297A1 (en) * 1998-10-16 2009-12-10 Silverbrook Research Pty Ltd. Ink Supply Unit For Ink Jet Printer
US20070176967A1 (en) * 1998-10-16 2007-08-02 Silverbrook Research Pty Ltd Photo printer for printing 6" x 4" photos
US20070176971A1 (en) * 1998-10-16 2007-08-02 Silverbrook Research Pty Ltd Web printer with straight print media Path
US20070176968A1 (en) * 1998-10-16 2007-08-02 Silverbrook Research Pty Ltd Pagewidth printhead having small print zone
US20070182785A1 (en) * 1998-10-16 2007-08-09 Silverbrook Research Pty Ltd Inkjet Printhead Incorporating Interleaved Actuator Tails
US20070182784A1 (en) * 1998-10-16 2007-08-09 Silverbrook Research Pty Ltd Ink ejection nozzle arrangement with layered actuator mechanism
US20070188570A1 (en) * 1998-10-16 2007-08-16 Silverbrook Research Pty Ltd Ink supply arrangement incorporating baffles in an ink distribution molding
US20070188557A1 (en) * 1998-10-16 2007-08-16 Silverbrook Research Pty Ltd Printer comprising small area print chips forming a pagewidth printhead
US20070188554A1 (en) * 1998-10-16 2007-08-16 Silverbrook Research Pty Ltd Inkjet printhead with pairs of ink spread restriction pits
US7625067B2 (en) 1998-10-16 2009-12-01 Silverbrook Research Pty Ltd Nozzle assembly for an inkjet printer having a short drive transistor channel
US20070211102A1 (en) * 1998-10-16 2007-09-13 Silverbrook Research Pty Ltd Ink Supply Arrangement Incorporating Sets of Passages for Carrying Respective Types of Ink
US20070222807A1 (en) * 1998-10-16 2007-09-27 Silverbrook Research Pty Ltd Printhead and method for contolling print quality using printhead temperature
US20070222819A1 (en) * 1998-10-16 2007-09-27 Silverbrook Research Pty Ltd Printhead with small drive transistor to nozzle area ratio
US20070222821A1 (en) * 1998-10-16 2007-09-27 Silverbrook Research Pty Ltd Signaling method for printhead
US7625068B2 (en) 1998-10-16 2009-12-01 Silverbrook Research Pty Ltd Spring of nozzles of a printhead of an inkjet printer
US7284836B2 (en) 1998-10-16 2007-10-23 Silverbrook Research Pty Ltd Nozzle arrangement including an actuator
US7625061B2 (en) 1998-10-16 2009-12-01 Silverbrook Research Pty Ltd Printhead integrated circuit having an ink ejection member with a laminated structure
US20080012923A1 (en) * 1998-10-16 2008-01-17 Silverbrook Research Pty Ltd Printer incorporating a print roll unit supplying ink to a baffled ink supply unit
US20090289979A1 (en) * 1998-10-16 2009-11-26 Silverbrook Research Pty Ltd Inkjet Printhead With Drive Circuitry Controlling Variable Firing Sequences
US7322680B2 (en) 1998-10-16 2008-01-29 Silverbrook Research Pty Ltd Printer assembly and nozzle arrangement
US7331101B2 (en) 1998-10-16 2008-02-19 Silverbrook Research Pty Ltd Method of fabricating a micro-electromechanical actuating mechanism
US7611220B2 (en) 1998-10-16 2009-11-03 Silverbrook Research Pty Ltd Printhead and method for controlling print quality using printhead temperature
US7350901B2 (en) 1998-10-16 2008-04-01 Silverbrook Research Pty Ltd Ink supply unit for an ink jet printer
US7350906B2 (en) 1998-10-16 2008-04-01 Silverbrook Research Pty Ltd Ink supply arrangement incorporating sets of passages for carrying respective types of ink
US20080079760A1 (en) * 1998-10-16 2008-04-03 Silverbrook Research Pry Ltd Printhead with variable nozzle firing sequence
US20090256890A1 (en) * 1998-10-16 2009-10-15 Silverbrook Research Pty Ltd Printhead Nozzle Arrangement With Dual Mode Thermal Actuator
US20080094432A1 (en) * 1998-10-16 2008-04-24 Silverbrook Research Pty Ltd High nozzle density printhead ejecting low drop volumes
US7370942B2 (en) 1998-10-16 2008-05-13 Silverbrook Research Pty Ltd Ink supply arrangement incorporating baffles in an ink distribution molding
US7380913B2 (en) 1998-10-16 2008-06-03 Silverbrook Research Pty Ltd Ink jet printer nozzle assembly with micro-electromechanical paddles
US7380906B2 (en) 1998-10-16 2008-06-03 Silverbrook Research Pty Ltd Printhead
US7380339B2 (en) 1998-10-16 2008-06-03 Silverbrook Research Pty Ltd Method of manufacturing a printhead wafer etched from opposing sides
US20090244193A1 (en) * 1998-10-16 2009-10-01 Silverbrook Research Pty Ltd Inkjet printhead and printhead nozzle arrangement
US20090237433A1 (en) * 1998-10-16 2009-09-24 Silverbrook Research Pty Ltd Printhead Integrated Circuit With Low Drive Transistor To Nozzle Area Ratio
US7387368B2 (en) 1998-10-16 2008-06-17 Silverbrook Reseach Pty Ltd Pagewidth printhead having sealed inkjet actuators
US7396108B2 (en) 1998-10-16 2008-07-08 Silverbrook Research Pty Ltd Pagewidth printhead assembly with flexible tab film for supplying power and data to printhead integrated circuits
US7401895B2 (en) 1998-10-16 2008-07-22 Silverbrook Research Pty Ltd Inkjet printhead integrated circuit with optimized trace orientation
US20080192096A1 (en) * 1998-10-16 2008-08-14 Silverbrook Research Pty Ltd Ink supply unit having a cover unit for positioning tape automated bonded film
US20090237461A1 (en) * 1998-10-16 2009-09-24 Silverbrook Research Pty Ltd Ink ejection nozzle arrangement
US7416275B2 (en) 1998-10-16 2008-08-26 Silverbrook Research Pty Ltd Printhead chip with nozzle arrangement for color printing
US20090237450A1 (en) * 1998-10-16 2009-09-24 Silverbrook Research Pty Ltd Inkjet Printhead and Printhead Nozzle Arrangement
US20080204514A1 (en) * 1998-10-16 2008-08-28 Silverbrook Research Pty Ltd Nozzle Arrangement Having An Actuator Slot Protection Barrier To Reduce Ink Wicking
US7419247B2 (en) 1998-10-16 2008-09-02 Silverbrook Research Pty Ltd Printer comprising small area print chips forming a pagewidth printhead
US7419244B2 (en) 1998-10-16 2008-09-02 Silverbrook Research Pty Ltd Ink ejection nozzle arrangement with layered actuator mechanism
US7591541B2 (en) 1998-10-16 2009-09-22 Silverbrook Research Pty Ltd Nozzle arrangement having an actuator slot protection barrier to reduce ink wicking
US7661797B2 (en) 1998-10-16 2010-02-16 Silverbrook Research Pty Ltd Printhead of an inkjet printer having densely spaced nozzles
US20080273059A1 (en) * 1998-10-16 2008-11-06 Silverbrook Research Pty Ltd Nozzle assembly of an inkjet printhead
US20080246817A1 (en) * 1998-10-16 2008-10-09 Silverbrook Research Pty Ltd Nozzle Arrangement With Control Logic Architecture For An Ink Jet Printhead
US7585047B2 (en) 1998-10-16 2009-09-08 Silverbrook Research Pty Ltd Nozzle arrangement with control logic architecture for an ink jet printhead
US7441867B2 (en) 1998-10-16 2008-10-28 Silverbrook Research Pty Ltd Inkjet printhead having a pre-determined array of inkjet nozzle assemblies
US7442317B2 (en) 1998-10-16 2008-10-28 Silverbrook Research Pty Ltd Method of forming a nozzle rim
US20080266341A1 (en) * 1998-10-16 2008-10-30 Silverbrook Research Pty Ltd Control logic for an inkjet printhead
US20080266361A1 (en) * 1998-10-16 2008-10-30 Silverbrook Research Pty Ltd Energy control of a nozzle of an inkjet printhead
US20080266356A1 (en) * 1998-10-16 2008-10-30 Silverbrook Research Pty Ltd Compact nozzle assembly of an inkjet printhead
US20090213186A1 (en) * 1998-10-16 2009-08-27 Silvebrook Research Pty Ltd Inkjet Printhead Having Plural Nozzle Arrangements Grouped In Pods
US20080278559A1 (en) * 1998-10-16 2008-11-13 Silverbrook Research Pty Ltd Printer assembly with a controller for maintaining a printhead at an equilibrium temperature
US7578569B2 (en) 1998-10-16 2009-08-25 Silverbrook Research Pty Ltd Printhead with variable nozzle firing sequence
US20080303871A1 (en) * 1998-10-16 2008-12-11 Silverbrook Research Pty Ltd Nozzle assembly for an inkjet printer for ejecting a low volume droplet
US20080303866A1 (en) * 1998-10-16 2008-12-11 Silverbrook Research Pty Ltd Nozzle assembly for an inkjet printer for ejecting a low speed droplet
US20080309697A1 (en) * 1998-10-16 2008-12-18 Silverbrook Research Pty Ltd Printhead of an inkjet printer having densely spaced nozzles
US20080309721A1 (en) * 1998-10-16 2008-12-18 Silverbrook Research Pty Ltd Low voltage nozzle assembly for an inkjet printer
US20080309694A1 (en) * 1998-10-16 2008-12-18 Silverbrook Research Pty Ltd Aperture of a nozzle assembly of an inkjet printer
US20080309722A1 (en) * 1998-10-16 2008-12-18 Silverbrook Research Pty Ltd Low pressure nozzle for an inkjet printer
US20080309699A1 (en) * 1998-10-16 2008-12-18 Silverbrook Research Pty Ltd Low energy consumption nozzle assembly for an inkjet printer
US20080309693A1 (en) * 1998-10-16 2008-12-18 Silverbrook Research Pty Ltd Nozzle assembly for ejecting small droplets
US20080309696A1 (en) * 1998-10-16 2008-12-18 Silverbrook Research Pty Ltd g of nozzles of a printhead of an inkjet printer
US20080309695A1 (en) * 1998-10-16 2008-12-18 Silverbrook Research Pty Ltd Nozzle assembly for an inkjet printer having a short drive transistor channel
US20080316262A1 (en) * 1998-10-16 2008-12-25 Silverbrook Research Pty Ltd Compact nozzle assembly for an inkjet printer
US20080316242A1 (en) * 1998-10-16 2008-12-25 Silverbrook Research Pty Ltd Control Of A Nozzle Of An Inkjet Printhead
US20080316276A1 (en) * 1998-10-16 2008-12-25 Silverbrook Research Pty Ltd. Printhead integrated circuit having an ink ejection member with a laminated structure
US20080316241A1 (en) * 1998-10-16 2008-12-25 Silverbrook Research Pty Ltd Nozzle assembly for an inkjet printhead
US20080316271A1 (en) * 1998-10-16 2008-12-25 Silverbrook Research Pty Ltd Nozzle arrangement for an inkjet printer with ink wicking reduction
US20090002470A1 (en) * 1998-10-16 2009-01-01 Silverbrook Research Pty Ltd Camera Printhead Assembly With Baffles To Retard Ink Acceleration
US20090201339A1 (en) * 1998-10-16 2009-08-13 Silverbrook Research Pty Ltd Printhead Nozzle Having Shaped Heating Element
US7506966B2 (en) 1998-10-16 2009-03-24 Silverbrook Research Pty Ltd Printer incorporating a print roll unit supplying ink to a baffled ink supply unit
US7517055B2 (en) 1998-10-16 2009-04-14 Silverbrook Research Pty Ltd Nozzle arrangement for an inkjet printhead with associated actuator drive circuitry
US7524032B2 (en) 1998-10-16 2009-04-28 Silverbrook Research Pty Ltd Inkjet nozzle assembly with resistive heating actuator
US7524029B2 (en) 1998-10-16 2009-04-28 Silverbrook Research Pty Ltd Inkjet printhead with pairs of ink spread restriction pits
US7537314B2 (en) 1998-10-16 2009-05-26 Silverbrook Research Pty Ltd Inkjet printhead having nozzle arrangements with ink spreading prevention rims
US7549726B2 (en) 1998-10-16 2009-06-23 Silverbrook Research Pty Ltd Inkjet printhead with a wafer assembly having an array of nozzle arrangements
US7556353B2 (en) 1998-10-16 2009-07-07 Silverbrook Research Pty Ltd Printhead with small drive transistor to nozzle area ratio
US7556361B2 (en) 1998-10-16 2009-07-07 Silverbrook Research Pty Ltd Ink supply unit having a cover unit for positioning tape automated bonded film
US7556352B2 (en) 1998-10-16 2009-07-07 Silverbrook Research Pty Ltd Inject printhead with outwarldy extending actuator tails
US7556351B2 (en) 1998-10-16 2009-07-07 Silverbrook Research Pty Ltd Inkjet printhead with spillage pits
US7556358B2 (en) 1998-10-16 2009-07-07 Silverbrook Research Pty Ltd Micro-electromechanical integrated circuit device with laminated actuators
US7562963B2 (en) 1998-10-16 2009-07-21 Silverbrook Research Pty Ltd Pagewidth inkjet printhead assembly with nozzle arrangements having actuator arms configured to be in thermal balance when in a quiescent state
US20090195614A1 (en) * 1998-10-16 2009-08-06 Silverbrook Research Pty Ltd Inkjet Printhead Nozzle Arrangement With Actuator Arm Slot Protection Barrier
US7562962B2 (en) 1998-10-16 2009-07-21 Silverbrook Research Pty Ltd Printhead for use in camera photo-printing
US20090195598A1 (en) * 1998-10-16 2009-08-06 Silverbrook Research Pty Ltd Inkjet Printhead With Shared Ink Spread Restriction Walls
US7564580B2 (en) 1998-11-09 2009-07-21 Silverbrook Research Pty Ltd Mobile telephone with printer and print media dispenser
US20070081187A1 (en) * 1998-11-09 2007-04-12 Silverbrook Research Pty Ltd Mobile telephone with printer and print media dispenser
US20020192898A1 (en) * 1999-02-10 2002-12-19 Kraus Brenda D. Field emission device
US6894306B2 (en) 1999-02-10 2005-05-17 Micron Technology, Inc. Field emission device having a covering comprising aluminum nitride
US6835975B2 (en) * 1999-02-10 2004-12-28 Micron Technology, Inc. DRAM circuitry having storage capacitors which include capacitor dielectric regions comprising aluminum nitride
US6773980B2 (en) 1999-02-10 2004-08-10 Micron Technology, Inc. Methods of forming a field emission device
US6664159B2 (en) * 1999-03-16 2003-12-16 Micron Technology, Inc. Mixed metal nitride and boride barrier layers
US7101779B2 (en) 1999-03-16 2006-09-05 Micron, Technology, Inc. Method of forming barrier layers
US20070045856A1 (en) * 1999-03-16 2007-03-01 Vaartstra Brian A Mixed metal nitride and boride barrier layers
US20040053495A1 (en) * 1999-03-16 2004-03-18 Vaartstra Brian A. Method of forming barrier layers
US6723436B1 (en) * 1999-03-22 2004-04-20 California Institute Of Technology Electrically conducting ternary amorphous fully oxidized materials and their application
US20040197983A1 (en) * 1999-03-22 2004-10-07 California Institute Of Technology, A Corporation Electrically conducting ternary amorphous fully oxidized materials and their application
US6900497B2 (en) * 1999-05-12 2005-05-31 Micron Technology, Inc. Integrated circuit with a capacitor comprising an electrode
US20040173837A1 (en) * 1999-05-12 2004-09-09 Agarwal Vishnu K. Multilayer electrode for a ferroelectric capacitor
US20040224459A1 (en) * 1999-07-07 2004-11-11 Matsushita Electric Industrial Co., Ltd. Layered structure, method for manufacturing the same, and semiconductor element
US6541813B1 (en) * 1999-08-31 2003-04-01 Kabushiki Kaisha Toshiba Capacitor and method for manufacturing the same
US20020109162A1 (en) * 1999-09-02 2002-08-15 Er-Xuan Ping Reduction of shorts among electrical cells formed on a semiconductor substrate
US7419250B2 (en) 1999-10-15 2008-09-02 Silverbrook Research Pty Ltd Micro-electromechanical liquid ejection device
US20050231560A1 (en) * 1999-10-15 2005-10-20 Silverbrook Research Pty Ltd Micro-electromechanical liquid ejection device
US20060119661A1 (en) * 1999-10-19 2006-06-08 Silverbrook Research Pty Ltd Nozzle arrangement
US7182431B2 (en) 1999-10-19 2007-02-27 Silverbrook Research Pty Ltd Nozzle arrangement
US6624076B1 (en) * 2000-01-21 2003-09-23 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for fabricating the same
US6613669B2 (en) * 2000-03-10 2003-09-02 Nec Electronics Corporation Semiconductor device and method for manufacturing the same
US7018933B2 (en) * 2000-06-07 2006-03-28 Samsung Electronics, Co., Ltd. Method of forming a metal-insulator-metal capacitor
US20030190808A1 (en) * 2000-06-07 2003-10-09 Samsung Electronics Co., Ltd. Method of forming a metal-insulator-metal capacitor
US7237874B2 (en) 2000-06-30 2007-07-03 Silverbrook Research Pty Ltd Inkjet printhead with grouped nozzles and a nozzle guard
US6797583B2 (en) * 2000-10-20 2004-09-28 Hynix Semiconductor Inc Method of manufacturing capacitor in semiconductor devices
US7164188B2 (en) * 2000-12-13 2007-01-16 Micron Technology, Inc. Buried conductor patterns formed by surface transformation of empty spaces in solid state materials
US6451664B1 (en) * 2001-01-30 2002-09-17 Infineon Technologies Ag Method of making a MIM capacitor with self-passivating plates
US6974985B2 (en) * 2001-01-31 2005-12-13 Fujitsu Limited Capacitor and method for fabricating the same, and semiconductor device and method for fabricating the same
US6677650B2 (en) 2001-03-15 2004-01-13 Micron Technology, Inc. Silicon plugs and local interconnect for embedded memory and system-on-chip (SOC) applications
US6376358B1 (en) * 2001-03-15 2002-04-23 Micron Technology, Inc. Method of forming plugs and local interconnect for embedded memory/system-on-chip (SOC) applications
US7109545B2 (en) 2001-04-19 2006-09-19 Micron Technology, Inc. Integrated circuit memory with offset capacitor
US8878274B2 (en) 2001-04-19 2014-11-04 Micron Technology, Inc. Multi-resistive integrated circuit memory
US8093643B2 (en) 2001-04-19 2012-01-10 Micron Technology, Inc. Multi-resistive integrated circuit memory
US7642591B2 (en) 2001-04-19 2010-01-05 Micron Technology, Inc. Multi-resistive integrated circuit memory
US20100073993A1 (en) * 2001-04-19 2010-03-25 Baker R Jacob Multi-resistive integrated circuit memory
US20050219927A1 (en) * 2001-04-19 2005-10-06 Micron Technology, Inc. Method for stabilizing or offsetting voltage in an integrated circuit
US20060198179A1 (en) * 2001-04-19 2006-09-07 Micron Technology, Inc. Multi-resistive integrated circuit memory
US20030089940A1 (en) * 2001-04-19 2003-05-15 Micron Technology, Inc. Integrated circuit memory with offset capacitor
US6900498B2 (en) * 2001-05-08 2005-05-31 Advanced Technology Materials, Inc. Barrier structures for integration of high K oxides with Cu and Al electrodes
US6524908B2 (en) * 2001-06-01 2003-02-25 International Business Machines Corporation Method for forming refractory metal-silicon-nitrogen capacitors and structures formed
US20030049921A1 (en) * 2001-07-24 2003-03-13 Hu Yongjun Jeff Semiconductor constructions
US6683357B2 (en) * 2001-07-24 2004-01-27 Micron Technology, Inc. Semiconductor constructions
US7235837B2 (en) * 2001-08-30 2007-06-26 Micron Technology, Inc. Technique to control tunneling currents in DRAM capacitors, cells, and devices
US20070228438A1 (en) * 2001-08-30 2007-10-04 Micron Technology, Inc. Technique to control tunneling currents in dram capacitors, cells, and devices
US20050090070A1 (en) * 2001-08-30 2005-04-28 Micron Technology, Inc. Capacitor for use in an integrated circuit
US20060054956A1 (en) * 2001-08-30 2006-03-16 Micron Technology, Inc. Technique to control tunneling currents in DRAM capacitors, cells, and devices
US7115970B2 (en) * 2001-08-30 2006-10-03 Micron Technology, Inc. Capacitor for use in an integrated circuit
US20030075753A1 (en) * 2001-09-14 2003-04-24 Chung-Ming Chu Stacked capacitor and method for fabricating the same
US7804144B2 (en) 2001-12-20 2010-09-28 Micron Technology, Inc. Low-temperature grown high quality ultra-thin CoTiO3 gate dielectrics
US8178413B2 (en) 2001-12-20 2012-05-15 Micron Technology, Inc. Low-temperature grown high quality ultra-thin CoTiO3 gate dielectrics
US7023042B2 (en) * 2002-01-22 2006-04-04 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming a stacked capacitor structure with increased surface area for a DRAM device
US20040142531A1 (en) * 2002-01-22 2004-07-22 Taiwan Semiconductor Manufacturing Company Method of forming a stacked capacitor structure with increased surface area for a DRAM device
US20030178665A1 (en) * 2002-03-19 2003-09-25 Nec Electronics Corporation Semiconductor device with improved capacitive element and method of forming the same
US6791135B2 (en) * 2002-03-19 2004-09-14 Nec Electronics Corporation Semiconductor device with improved capacitive element and method of forming the same
US20060246698A1 (en) * 2002-04-18 2006-11-02 Taiwan Semiconductor Manufacturing Company. Ltd. Process to make high-K transistor dielectrics
US8785272B2 (en) 2002-04-18 2014-07-22 Taiwan Semiconductor Manufacturing Company, Ltd. Process to make high-K transistor dielectrics
US7087480B1 (en) * 2002-04-18 2006-08-08 Taiwan Semiconductor Manufacturing Company, Ltd. Process to make high-k transistor dielectrics
US8012824B2 (en) 2002-04-18 2011-09-06 Taiwan Semiconductor Manufacturing Company, Ltd. Process to make high-K transistor dielectrics
US6734079B2 (en) 2002-06-13 2004-05-11 Taiwan Semiconductor Manufacturing Co., Ltd Microelectronic fabrication having sidewall passivated microelectronic capacitor structure fabricated therein
US7843036B2 (en) 2002-06-27 2010-11-30 Intel Corporation Enhanced on-chip decoupling capacitors and method of making same
US20040002187A1 (en) * 2002-06-27 2004-01-01 Block Bruce A. Enhanced on-chip decoupling capacitors and method of making same
US7416954B2 (en) 2002-06-27 2008-08-26 Intel Corporation Enhanced on-chip decoupling capacitors and method of making same
US20040188744A1 (en) * 2002-06-27 2004-09-30 Block Bruce A. Enhanced on-chip decoupling capacitors and method of making same
US20050259380A1 (en) * 2002-06-27 2005-11-24 Block Bruce A Enhanced on-chip decoupling capacitors and method of making same
US6737699B2 (en) * 2002-06-27 2004-05-18 Intel Corporation Enhanced on-chip decoupling capacitors and method of making same
US20080296731A1 (en) * 2002-06-27 2008-12-04 Block Bruce A Enhanced on-chip decoupling capacitors and method of making same
US7138678B2 (en) 2002-06-27 2006-11-21 Intel Corporation Enhanced on-chip decoupling capacitors and method of making same
US20060022302A1 (en) * 2002-10-18 2006-02-02 Ralf Brederlow Integrated circuit arrangement comprising capacitors and preferably planar transistors, and production method
US7173302B2 (en) * 2002-10-18 2007-02-06 Infineon Technologies Ag Integrated circuit arrangement having capacitors and having planar transistors and fabrication method
US7063984B2 (en) * 2003-03-13 2006-06-20 Unity Semiconductor Corporation Low temperature deposition of complex metal oxides (CMO) memory materials for non-volatile memory integrated circuits
US20040180542A1 (en) * 2003-03-13 2004-09-16 Makoto Nagashima Low temperature deposition of complex metal oxides (CMO) memory materials for non-volatile memory integrated circuits
US7863667B2 (en) 2003-04-22 2011-01-04 Micron Technology, Inc. Zirconium titanium oxide films
US20050282346A1 (en) * 2003-05-05 2005-12-22 Hans-Joachim Barth MIM capacitors
US20040224474A1 (en) * 2003-05-05 2004-11-11 Hans-Joachim Barth Single mask MIM capacitor top plate
US6949442B2 (en) 2003-05-05 2005-09-27 Infineon Technologies Ag Methods of forming MIM capacitors
US7436016B2 (en) 2003-05-05 2008-10-14 Infineon Technologies Ag MIM capacitor with a cap layer over the conductive plates
US7843035B2 (en) 2003-05-05 2010-11-30 Infineon Technologies Ag MIM capacitors with catalytic activation layer
US20040241954A1 (en) * 2003-05-30 2004-12-02 Nanya Technology Corporation Method for forming a crown capacitor
US20050083592A1 (en) * 2003-09-10 2005-04-21 Yaakov Amitai High Brightness optical device
US20080019177A1 (en) * 2004-01-09 2008-01-24 Esin Terzioglu Data encoding approach for implementing robust non-volatile memories
US7916535B2 (en) 2004-01-09 2011-03-29 Broadcom Corp. Data encoding approach for implementing robust non-volatile memories
US7251159B2 (en) * 2004-01-09 2007-07-31 Broadcom Corporation Data encoding approach for implementing robust non-volatile memories
US20050152185A1 (en) * 2004-01-09 2005-07-14 Esin Terzioglu Data encoding approach for implementing robust non-volatile memories
US20050237257A1 (en) * 2004-04-26 2005-10-27 Kin-Lu Wong Antenna
US7867919B2 (en) 2004-08-31 2011-01-11 Micron Technology, Inc. Method of fabricating an apparatus having a lanthanum-metal oxide dielectric layer
US8237216B2 (en) 2004-08-31 2012-08-07 Micron Technology, Inc. Apparatus having a lanthanum-metal oxide semiconductor device
US7915174B2 (en) 2004-12-13 2011-03-29 Micron Technology, Inc. Dielectric stack containing lanthanum and hafnium
US7662729B2 (en) 2005-04-28 2010-02-16 Micron Technology, Inc. Atomic layer deposition of a ruthenium layer to a lanthanide oxide dielectric layer
US8921914B2 (en) 2005-07-20 2014-12-30 Micron Technology, Inc. Devices with nanocrystals and methods of formation
US8501563B2 (en) 2005-07-20 2013-08-06 Micron Technology, Inc. Devices with nanocrystals and methods of formation
US7722929B2 (en) 2005-08-18 2010-05-25 Corning Incorporated Sealing technique for decreasing the time it takes to hermetically seal a device and the resulting hermetically sealed device
US9050622B2 (en) 2005-08-18 2015-06-09 Corning Incorporated Method for inhibiting oxygen and moisture degradation of a device and the resulting device
US7829147B2 (en) 2005-08-18 2010-11-09 Corning Incorporated Hermetically sealing a device without a heat treating step and the resulting hermetically sealed device
US20070040501A1 (en) * 2005-08-18 2007-02-22 Aitken Bruce G Method for inhibiting oxygen and moisture degradation of a device and the resulting device
US8435604B2 (en) 2005-08-18 2013-05-07 Corning Incorporated Sealing technique for decreasing the time it takes to hermetically seal a device and the resulting hermetically sealed device
US8304990B2 (en) 2005-08-18 2012-11-06 Corning Incorporated Hermetically sealing a device without a heat treating step and the resulting hermetically sealed device
US9449925B2 (en) 2005-10-29 2016-09-20 STATS ChipPAC Pte. Ltd. Integrated passive devices
US20070114651A1 (en) * 2005-10-29 2007-05-24 Stats Chippac Ltd. Integrated circuit stacking system with integrated passive components
US7851257B2 (en) 2005-10-29 2010-12-14 Stats Chippac Ltd. Integrated circuit stacking system with integrated passive components
US20100171194A1 (en) * 2005-10-29 2010-07-08 Stats Chippac, Ltd. Semiconductor Device and Method of Forming an Inductor on Polymer Matrix Composite Substrate
US8791006B2 (en) 2005-10-29 2014-07-29 Stats Chippac, Ltd. Semiconductor device and method of forming an inductor on polymer matrix composite substrate
US9548347B2 (en) 2005-10-29 2017-01-17 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming an inductor on polymer matrix composite substrate
US20070114634A1 (en) * 2005-10-29 2007-05-24 Stats Chippac Ltd. Integrated passive device system
US8669637B2 (en) * 2005-10-29 2014-03-11 Stats Chippac Ltd. Integrated passive device system
US9129961B2 (en) 2006-01-10 2015-09-08 Micron Technology, Inc. Gallium lathanide oxide films
US7972974B2 (en) 2006-01-10 2011-07-05 Micron Technology, Inc. Gallium lanthanide oxide films
US9583334B2 (en) 2006-01-10 2017-02-28 Micron Technology, Inc. Gallium lanthanide oxide films
US8188590B2 (en) 2006-03-30 2012-05-29 Stats Chippac Ltd. Integrated circuit package system with post-passivation interconnection and integration
US20070284726A1 (en) * 2006-03-30 2007-12-13 Yaojian Lin Integrated circuit package system with post-passivation interconnection and integration
US8951904B2 (en) 2006-03-30 2015-02-10 Stats Chippac Ltd. Integrated circuit package system with post-passivation interconnection and integration
US20090324830A1 (en) * 2006-08-24 2009-12-31 Bruce Gardiner Aitken Tin phosphate barrier film, method, and apparatus
US20080048178A1 (en) * 2006-08-24 2008-02-28 Bruce Gardiner Aitken Tin phosphate barrier film, method, and apparatus
US7749811B2 (en) 2006-08-24 2010-07-06 Corning Incorporated Tin phosphate barrier film, method, and apparatus
US20080206589A1 (en) * 2007-02-28 2008-08-28 Bruce Gardiner Aitken Low tempertature sintering using Sn2+ containing inorganic materials to hermetically seal a device
US7859081B2 (en) * 2007-03-29 2010-12-28 Intel Corporation Capacitor, method of increasing a capacitance area of same, and system containing same
US20080237675A1 (en) * 2007-03-29 2008-10-02 Doyle Brian S Capacitor, method of increasing a capacitance area of same, and system containing same
US8138042B2 (en) 2007-03-29 2012-03-20 Intel Corporation Capacitor, method of increasing a capacitance area of same, and system containing same
US20110079837A1 (en) * 2007-03-29 2011-04-07 Doyle Brian S Capacitor, method of increasing a capacitance area of same, and system containing same
US8987086B2 (en) 2009-03-04 2015-03-24 Taiwan Semiconductor Manufacturing Company, Ltd. MIM capacitor with lower electrode extending through a conductive layer to an STI
US20100224925A1 (en) * 2009-03-04 2010-09-09 Taiwan Semiconductor Manufacturing Company, Ltd. Metal-insulator-metal structure for system-on-chip technology
US8242551B2 (en) * 2009-03-04 2012-08-14 Taiwan Semiconductor Manufacturing Company, Ltd. Metal-insulator-metal structure for system-on-chip technology
US9685495B2 (en) 2009-11-19 2017-06-20 STATS ChipPAC, Pte. Ltd. Semiconductor device and method of forming IPD on molded substrate
US9112060B2 (en) 2011-03-23 2015-08-18 Freescale Semiconductor, Inc. Low-leakage, high-capacitance capacitor structures and method of making
US9466660B2 (en) 2013-10-16 2016-10-11 Micron Technology, Inc. Semiconductor structures including molybdenum nitride, molybdenum oxynitride or molybdenum-based alloy material, and method of making such structures
US9496329B2 (en) 2014-04-01 2016-11-15 International Business Machines Corporation DT capacitor with silicide outer electrode and/or compressive stress layer, and related methods
US9299766B2 (en) 2014-04-01 2016-03-29 International Business Machines Corporation DT capacitor with silicide outer electrode and/or compressive stress layer, and related methods
US9653535B2 (en) 2014-04-01 2017-05-16 International Business Machines Corporation DT capacitor with silicide outer electrode and/or compressive stress layer, and related methods
US20160005824A1 (en) * 2014-07-01 2016-01-07 Taiwan Semiconductor Manufacturing Company, Ltd. Contact structures and methods of forming the same
US9620601B2 (en) * 2014-07-01 2017-04-11 Taiwan Semiconductor Manufacturing Company, Ltd. Contact structures and methods of forming the same
CN105304556A (en) * 2014-07-01 2016-02-03 台湾积体电路制造股份有限公司 Contact structures and methods of forming the same
US9859390B2 (en) 2014-07-01 2018-01-02 Taiwan Semiconductor Manufacturing Company, Ltd. Method for silicide formation
CN105304556B (en) * 2014-07-01 2018-07-17 台湾积体电路制造股份有限公司 Contact structures and forming method thereof
US10263088B2 (en) 2014-07-01 2019-04-16 Taiwan Semiconductor Manufacturing Company, Ltd. Method for silicide formation

Also Published As

Publication number Publication date
KR19980070934A (en) 1998-10-26
TW400601B (en) 2000-08-01
EP0856879A1 (en) 1998-08-05
US20020014646A1 (en) 2002-02-07
JPH10223863A (en) 1998-08-21
KR100583703B1 (en) 2007-03-02
US6653676B2 (en) 2003-11-25

Similar Documents

Publication Publication Date Title
US6294420B1 (en) Integrated circuit capacitor
US6096597A (en) Method for fabricating an integrated circuit structure
US5918118A (en) Dual deposition methods for forming contact metallizations, capacitors, and memory devices
US5943547A (en) Method of forming highly-integrated thin film capacitor with high dielectric constant layer
JP3380373B2 (en) Semiconductor memory device and method of manufacturing the same
JP2003188281A (en) Semiconductor device and manufacturing method thereof
JPH07202019A (en) Semiconductor integrated circuit device and its manufacture
US6664157B2 (en) Semiconductor integrated circuit device and the method of producing the same
US6162681A (en) DRAM cell with a fork-shaped capacitor
US6927437B2 (en) Ferroelectric memory device
US6072210A (en) Integrate DRAM cell having a DRAM capacitor and a transistor
US20030047771A1 (en) Semiconductor device and method for fabricating the same
US6368910B1 (en) Method of fabricating ruthenium-based contact plug for memory devices
US6008514A (en) Double-crown shape capacitor with high-dielectric constant material
US6794705B2 (en) Multi-layer Pt electrode for DRAM and FRAM with high K dielectric materials
US6563161B2 (en) Memory-storage node and the method of fabricating the same
EP0862203A1 (en) Method for fabricating a semiconductor memory capacitor
US6555454B2 (en) Semiconductor memory device incorporating therein ruthenium electrode and method for the manufacture thereof
JP3643314B2 (en) Method for manufacturing lower electrode of capacitor stack structure
US6271099B1 (en) Method for forming a capacitor of a DRAM cell
US6255157B1 (en) Method for forming a ferroelectric capacitor under the bit line
US6534810B2 (en) Semiconductor memory device having capacitor structure formed in proximity to corresponding transistor
US6084261A (en) DRAM cell with a fork-shaped capacitor
JPH1079480A (en) Manufacturing semiconductor integrated circuit device
JP2000357783A (en) Semiconductor device and manufacture thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:TSU, ROBERT;ASANO, ISAMU;IIJIMA, SHINPEI;AND OTHERS;REEL/FRAME:008962/0604;SIGNING DATES FROM 19970303 TO 19970324

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12