US20160268372A1 - Method For Achieving Uniform Etch Depth Using Ion Implantation And A Timed Etch - Google Patents

Method For Achieving Uniform Etch Depth Using Ion Implantation And A Timed Etch Download PDF

Info

Publication number
US20160268372A1
US20160268372A1 US15/160,314 US201615160314A US2016268372A1 US 20160268372 A1 US20160268372 A1 US 20160268372A1 US 201615160314 A US201615160314 A US 201615160314A US 2016268372 A1 US2016268372 A1 US 2016268372A1
Authority
US
United States
Prior art keywords
isolation material
ion implantation
etch
integrated circuit
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/160,314
Inventor
Tsu-Jae King Liu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Synopsys Inc
Original Assignee
Synopsys Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Synopsys Inc filed Critical Synopsys Inc
Priority to US15/160,314 priority Critical patent/US20160268372A1/en
Assigned to SYNOPSYS, INC. reassignment SYNOPSYS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIU, TSU-JAE KING
Publication of US20160268372A1 publication Critical patent/US20160268372A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0642Isolation within the component, i.e. internal isolation
    • H01L29/0649Dielectric regions, e.g. SiO2 regions, air gaps
    • H01L29/0653Dielectric regions, e.g. SiO2 regions, air gaps adjoining the input or output region of a field-effect device, e.g. the source or drain region
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • H01L21/26506Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31105Etching inorganic layers
    • H01L21/31111Etching inorganic layers by chemical means
    • H01L21/31116Etching inorganic layers by chemical means by dry-etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32133Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/324Thermal treatment for modifying the properties of semiconductor bodies, e.g. annealing, sintering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • H01L27/10826
    • H01L27/10879
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66787Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
    • H01L29/66795Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/01Manufacture or treatment
    • H10B12/02Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
    • H10B12/05Making the transistor
    • H10B12/056Making the transistor the transistor being a FinFET
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • H10B12/30DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
    • H10B12/36DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the transistor being a FinFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • H01L29/7853Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET the body having a non-rectangular crossection

Definitions

  • the present invention relates to the field of semiconductor integrated-circuit (IC) manufacturing, and in particular a technique of providing uniform etch depth by using ion implantation and a timed etch.
  • IC semiconductor integrated-circuit
  • FIG. 1A illustrates a cross-sectional view of a patterned silicon layer 101 and dielectric areas 102 that can provide electrical isolation.
  • dielectric areas 102 can be etched. Generally, this etch has high selectivity between materials, thereby etching dielectric areas 102 much more quickly than patterned silicon layer 101 .
  • a mask can be used to further protect patterned silicon layer 101 during the etching of dielectric areas 102 .
  • the etch rate across a wafer is typically not perfectly uniform due to equipment imperfections, variations in IC pattern density, and/or inherent conditions associated with the etch process being used. For example, it is not uncommon to have an etch rate variation of 10% across a wafer.
  • the etch rate variation causes non-uniform etching of dielectric areas 102 .
  • Non-uniformity of etched dielectric areas 102 A results in variations of vertical device dimensions across a chip, within a wafer, or even from wafer to wafer. In turn, these vertical device dimension variations may result in significant device and circuit performance variations, which is highly undesirable.
  • a method of performing a timed etch of a material to a precise depth is provided.
  • ion implantation of the material is performed before the timed etch.
  • This ion implantation process substantially enhances the etch rate of the material within a precisely controlled depth range corresponding to the range of implantation-induced damage. That is, the damaged material etches significantly faster than the undamaged material.
  • the range of the implantation-induced damage can be tailored by adjusting the implanted ion species, dose, and energy. Generally, the larger the ion mass, the lower the dose required to induce a threshold level of damage required to enhance the etch rate.
  • argon (Ar) is the implanted ion species
  • a dose of 1E14 per square centimeter can adequate to significantly enhance the etch rate of silicon dioxide.
  • the depth to which a threshold level of damage is achieved increases approximately logarithmically with the implanted dose, whereas it increases linearly with the projected ion range that is determined by the implant energy.
  • the variation in vertical etch depth can be reduced by a factor approximately equal to the etch rate of the damaged material divided by the etch rate of the undamaged material.
  • the vertical etch depth can be used to provide a vertical dimension of a non-planar semiconductor device. Minimizing vertical device dimension variations on a wafer can reduce device and circuit performance variations, which is highly desirable.
  • FIG. 1A illustrates a cross-sectional view of a patterned silicon layer and dielectric areas therein that can provide electrical isolation.
  • FIG. 1B illustrates the patterned silicon layer and dielectric areas of FIG. 1A after a timed dielectric etch process with etch rate variations has been applied.
  • FIG. 2 illustrates exemplary steps for improving the uniformity and controllability of a timed etch.
  • FIG. 3 illustrates the patterned silicon layer and dielectric areas of FIG. 1A after an ion implantation process that can advantageously enhance the dielectric etch rate.
  • FIG. 4 illustrates the patterned silicon layer and dielectric areas of FIG. 1A after an ion implantation process and a timed dielectric etch.
  • FIGS. 5A, 5B, 5C, 5D are various views of a transistor including a segmented channel region, wherein the ridge isolation material in the segmented channel region can be uniformly etched after an ion implantation process.
  • FIG. 6 illustrates the cross-section of a portion of an inverted-T-channel field-effect transistor (ITFET) for which an ion implantation process can be used to form uniformly thin horizontal portions of the channel.
  • IFET inverted-T-channel field-effect transistor
  • FIG. 7 illustrates an exemplary dynamic random access memory (DRAM) cell including a capacitor, wherein an ion implantation process can be used to accurately and uniformly form the sidewall portion of the capacitor.
  • DRAM dynamic random access memory
  • ion implantation can be used to improve the uniformity and controllability of a timed etch. As described below, this ion implantation can advantageously enhance the etch rate within a depth range that reaches down to a desired etch depth.
  • FIG. 2 illustrates exemplary steps for improving the uniformity and controllability of a timed etch.
  • step 201 a wafer having patterned silicon and dielectric areas can be positioned for an etching process. This wafer could have a simplified cross-section similar to that shown in FIG. 1A .
  • an ion implantation process can be performed.
  • the implantation effectively “damages” the upper portions of the silicon and dielectric areas.
  • ion implantation can accelerate the subsequent removal of the implanted material during a subsequent timed etch.
  • damaged region 301 shown by the dotted, semi-transparent area
  • Depth 302 is determined by the implant species (e.g. Argon), the dose of the implant (e.g. 1E14 per square centimeter), and the energy of the implant.
  • ion implantation is an extremely uniform process (e.g. dose and energy of an implant species can be controlled within 1% across a wafer and from wafer to wafer). As a result, depth 302 can be controlled to a precise depth range.
  • the etch depth of the dielectric areas can be precisely controlled.
  • the etched dielectric areas 401 have an etch depth 402 that is substantially identical to the depth 302 ( FIG. 3 ) of damaged region 301 within the dielectric areas. This is because the etch rate of the damaged dielectric is significantly enhanced as compared with the etch rate of the underlying undamaged dielectric.
  • the timed etch reaches the undamaged dielectric, i.e. the dielectric areas below depth 302 , the etching rate dramatically slows.
  • the amount of time needed to etch the damaged dielectric areas can be reduced by a factor of 1/X. Therefore, the over-etch time needed to ensure that all dielectric areas on the wafer are etched to at least the desired etch depth can also be reduced by a factor of 1/X. Reducing the over-etch time can significantly minimize etch depth variations across the wafer.
  • the uniformity and controllability of a timed dielectric etch process can be significantly improved.
  • damaged region 301 also includes portions of patterned silicon layer 101 .
  • the damage within the silicon can be easily repaired by thermal annealing at a temperature greater than approximately 500 degrees Celsius to re-crystallize the silicon epitaxially from the underlying undamaged portions.
  • thermal annealing process which is called solid phase epitaxial re-crystallization (SPER)
  • SPER solid phase epitaxial re-crystallization
  • the SPER temperature and duration should ideally be sufficiently low so as to minimize diffusion of any dopant atoms (e.g. Boron, Indium, Phosphorus, Arsenic, Antimony) within the silicon.
  • MOSFETs metal-oxide-semiconductor field effect transistors
  • a substrate having precisely-formed and regularly-spaced stripes ridges of semiconductor material(s)
  • high performance i.e. high on-current
  • low static power consumption i.e. low source-to-drain leakage current
  • the stripes which can be formed with the aid of an ion implantation process as described below, enable the formation of segmented channel regions that accommodate a wide range of gate-electrode configuration options and also provide greater performance consistency between devices.
  • FIG. 5A shows a top view of an exemplary transistor 500 that includes a segmented channel region.
  • Transistor 500 is formed on a substrate 590 and is surrounded by device isolation material 593 (e.g. shallow trench isolation), and includes a source 510 , a drain 530 , a gate 550 , sidewall spacers 561 and 562 , a source contact region 571 , and a drain contact region 572 .
  • Gate 550 (with a gate length LG) is located between source 510 and drain 530 and is formed over a channel region 520 in substrate 590 .
  • Channel region 520 includes multiple ridges 591 that run between source 510 and drain 530 . Ridges 591 are formed from at least one semiconductor material and may be homogenous structures (e.g. silicon).
  • Ridges 591 are formed on an elevated base region 595 that rises from substrate 590 , as shown in FIG. 1B .
  • FIG. 1B is a cross-sectional view of transistor 500 through view location A-A (rotated 90° for clarity).
  • Each ridge 591 has a width W, and is spaced from adjacent ridges by a spacing SP. Furthermore, each ridge 591 extends a height HR above elevated base region 595 , which itself rises a height HB from the adjacent surfaces 590 -S of substrate 590 .
  • ridges 591 are identified relative to substrate 590 , ridges 591 continue to exist as “ridges” even covered with other materials (e.g. even though ridge isolation material 592 , device isolation material 593 , gate dielectrics 540 , and gate 550 completely cover ridges 591 , ridges 591 are still considered to be ridges.) As described in greater detail below, each of ridges 191 is a highly precise structure that therefore provides highly quantifiable performance measures.
  • Transistor 500 is isolated from adjacent devices by device isolation material 593 (e.g. silicon dioxide), which extends down to surfaces 590 -S of substrate 590 (i.e. down to the bottom of elevated base region 595 ).
  • Ridge isolation material 592 (which can be formed from the same material(s) or different material(s) than device isolation material 593 ) fills the inter-ridge regions to a distance HG below the top of ridges 591 .
  • Gate 550 is formed over the top portions of ridges 591 , separated from those top portions by gate dielectric 540 (which can be formed from any dielectric material(s)). Thus, when appropriate voltages are applied to gate 550 and between source 510 and drain 530 , each of ridges 591 conducts a portion of the total on-current that flows through transistor 500 .
  • gate dielectric 540 and gate 550 “wrap” around the top portions of ridges 591 (i.e. gate dielectric 540 and gate 550 extend down the sides of ridges 591 ). This wrapping configuration allows gate 550 to more effectively control the electric potential distribution within channel region 520 , and can therefore enhance on-current while minimizing source-to-drain leakage current.
  • FIG. 5C shows a cross-sectional view of transistor 500 through view location B-B indicated in FIG. 5A .
  • View location B-B provides a cross-sectional view running parallel to the direction of current flow between source 510 and drain 530 and through one of ridges 591 , and therefore indicates the full doping profiles in and around channel region 520 .
  • source 510 and drain 530 are doped regions within ridge 591 .
  • the depth D of source 510 and drain 530 below the surface of ridge 591 can alternatively be less than the overall height HR of ridge 591 (i.e. depth D is less than ridge height HR), so that ridge isolation material 592 (shown in FIG. 5B ), which starts from the base of ridge 591 , can effectively reduce the area of the junction between the source 510 and substrate 590 , and the area of the junction between the drain 530 and substrate 590 , thereby reducing junction leakage and capacitance.
  • FIG. 5D shows a cross-sectional view of transistor 500 through view location C-C indicated in FIG. 5A .
  • View location C-C runs between two ridges 591 , parallel to the direction of current flow between source 510 and drain 530 . Therefore, FIG. 5D depicts gate 550 (and sidewall spacers 561 and 562 ) extending down below the top surface of ridge 591 . Specifically, gate 550 extends down to the level of ridge isolation material 592 . Note that because view location C-C runs between ridges 591 , the portions of source 510 and drain 530 on either side of gate 550 (and sidewall spacers 561 and 562 , if present) are actually fill regions 591 -F (i.e.
  • Table 1 shows sample data for comparing the performance (on-state drive current and off-state source-to-drain leakage current, each normalized to the transistor layout width) of various n-channel implementations of transistor 500 (rows 1 , 2 , 3 , and 4 ) against the performance specifications with no carrier mobility enhancement as published in the International Technology Roadmap for Semiconductors (ITRS), 2003 Edition (rows 7 and 8 ).
  • Each of the implementations of transistor 500 is based on a fundamental set of implementation values, including a single ridge 591 in the channel region, a 20 nm spacing between ridges 591 (i.e.
  • the total layout width of the simulated transistor 500 is the ridge width W plus 20 nm), a thickness for gate dielectric 540 equivalent to 1.2 nm of SiO 2 , an undoped channel, a heavily p-type doped (2 ⁇ 10 19 cm ⁇ 3 boron) pulse doped region starting precisely at the end of the gate overlap (i.e. at a distance X recess below the surface of the ridge), no stress-based mobility enhancement, and singly doped source/drain regions.
  • design number 1 which incorporates a ridge width of 20 nm, a gate length of 20 nm, and a recess distance X recess of 5 nm (a “Slight Recess”), provides an on-state drive current I on of 0.5 mA/ ⁇ m and an off-state source-to-drain leakage current I off of 3 ⁇ 10 ⁇ 6 nA/ ⁇ m. Note that I on and I off are listed in terms of current per micron layout width (in the direction transverse to the direction of current flow) to normalize the current values.
  • Increasing the recess distance X recess to 10 nm in design number 2 provides an increase in I on to 0.6 mA/ ⁇ m, at the trade-off of increasing I off to 0.4 nA/ ⁇ m. Further increasing recess distance X recess to 15 nm in design number 3 provides a significant jump in I on to 0.98 mA/ ⁇ m, but increases I off to 500 nA/ ⁇ m. Thus, implementing transistors using values similar to design number 3 would generally be best for high performance circuits, whereas implementing transistors using values similar to design number 1 would be best for ultra-low power circuits.
  • the relationship between on-current I on and off-current I off can be adjusted via recess distance X recess , i.e. the depth of the heavily p-type doped region.
  • the I on /I off relationship in conventional transistors is typically modified by adjusting the doping concentration within the channel region to achieve a particular threshold voltage. Because dimensional control (i.e. control over recess distance X recess and depth of the heavy channel doping profile) can be more precise than dopant concentration control (i.e.
  • transistors having a corrugated channel made using the above-described ion implantation process and a subsequent timed etch can significantly ease the difficulties associated with achieving a particular combination of on-current I on and off-current I off .
  • FIG. 6 illustrates a cross-sectional view of an inverted T-channel field-effect transistor (ITFET) 600 .
  • ITFETs are described in “Inverted T channel FET (ITFET)—Fabrication and Characteristics of Vertical-Horizontal, Thin Body, Multi-Gate, Multi-Orientation Devices, ITFET SRAM Bit-cell operation. A Novel Technology for 45 nm and Beyond CMOS”, which was authored by L. Mathew et al. and published by IEEE in 2005.
  • fin channel 602 A and planar channel 602 B which are formed on a buried oxide (BOX) layer 604 , provide both vertical and horizontal channel regions (hence the “inverted T” designation).
  • BOX buried oxide
  • a thin gate dielectric 603 can be formed on fin channel 602 A and planar channel 602 B.
  • a polycrystalline-silicon layer can be deposited and patterned to form a gate 601 for ITFET 600 .
  • planar channel 602 B determines the threshold voltage of ITFET 600 . Therefore, the etching of the silicon layer to form fin channel 602 A and planar channel 602 B is critical to the performance of ITFET 600 .
  • the above-described ion implantation process can precede the timed etch of the silicon to provide a precise silicon etch depth 605 .
  • the dopant species used in this ion implantation can include germanium at a dose greater than or equal to 1E14 per square centimeter.
  • the depth to which a threshold level of damage can be precisely controlled by adjusting the dose and energy of the implanted species.
  • FIG. 7 illustrates an exemplary dynamic random access memory (DRAM) cell 700 including an access transistor 701 and a capacitor 702 fabricated in a semiconductor substrate 703 .
  • Capacitor 702 is partially formed in a cavity of a shallow trench isolation (STI) region 704 , which is adjacent to a sidewall region of substrate 703 .
  • a patterned polycrystalline-silicon layer 706 can be used to form the electrodes of access transistor 701 and capacitor 702 .
  • the portion of capacitor 702 formed in the sidewall region can increase its capacitance with a minimum of layout area.
  • the junction of this sidewall portion with the horizontal portion of capacitor 702 may result in some undesirable leakage.
  • the depth of the sidewall portion can compensate for such leakage.
  • a recess depth 707 of STI region 704 in which this sidewall portion of capacitor 702 is formed can significantly affect the final capacitance of capacitor 702 . Therefore, the etching of STI region 704 (e.g. a field oxide) to form capacitor 702 is critical to its performance.
  • the above-described ion implantation process can precede the timed etch of STI region 704 to accurately and uniformly provide recess depth 707 . By enhancing the etch rate of STI region 704 within a precise depth range, the uniformity and controllability of the STI region etch process can be substantially improved, thereby minimizing variations of capacitances across a wafer.
  • the fin height of FinFETs (transistor structures with fin-like channel regions) made on bulk silicon wafers can be determined by using the above-describe ion implantation and timed etch to provide precise control of etch depth, thereby minimizing FinFET performance variations. Accordingly, it is intended that the scope of the invention be defined by the following Claims and their equivalents.

Abstract

A method of performing a timed etch of a material to a precise depth is provided. In this method, ion implantation of the material is performed before the timed etch. This ion implantation process substantially enhances the etch rate of the material within a precisely controlled depth range corresponding to the range of implantation-induced damage. By using the ion implantation, the variation in vertical etch depth can be reduced by a factor approximately equal to the etch rate of the damaged material divided by the etch rate of the undamaged material. The vertical etch depth can be used to provide a vertical dimension of a non-planar semiconductor device. Minimizing vertical device dimension variations on a wafer can reduce device and circuit performance variations, which is highly desirable.

Description

    RELATED APPLICATIONS
  • This application is a divisional of U.S. patent application Ser. No. 12/352,475 entitled “Method For Achieving Uniform Etch Depth Using ION Implantation And A Timed Etch” filed Jan. 12, 2009, which is a divisional of U.S. patent application Ser. No. 11/424,826, entitled “Method For Achieving Uniform Etch Depth Using Ion Implantation And A Timed Etch” filed Jun. 16, 2006 and issued on Feb. 24, 2009 as U.S. Pat. No. 7,494,933.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to the field of semiconductor integrated-circuit (IC) manufacturing, and in particular a technique of providing uniform etch depth by using ion implantation and a timed etch.
  • 2. Description of the Related Art
  • The vertical dimensions of semiconductor devices (e.g. capacitors, transistors) with non-planar surfaces are often defined simply by a timed etch of a homogeneous dielectric (e.g. oxide) material that serves to electrically isolate semiconductor device regions. For example, FIG. 1A illustrates a cross-sectional view of a patterned silicon layer 101 and dielectric areas 102 that can provide electrical isolation. During the process of forming devices in patterned silicon layer 101, dielectric areas 102 can be etched. Generally, this etch has high selectivity between materials, thereby etching dielectric areas 102 much more quickly than patterned silicon layer 101. In some embodiments, a mask can be used to further protect patterned silicon layer 101 during the etching of dielectric areas 102.
  • Unfortunately, the etch rate across a wafer is typically not perfectly uniform due to equipment imperfections, variations in IC pattern density, and/or inherent conditions associated with the etch process being used. For example, it is not uncommon to have an etch rate variation of 10% across a wafer. The etch rate variation causes non-uniform etching of dielectric areas 102. Non-uniformity of etched dielectric areas 102A, as shown in FIG. 1B, results in variations of vertical device dimensions across a chip, within a wafer, or even from wafer to wafer. In turn, these vertical device dimension variations may result in significant device and circuit performance variations, which is highly undesirable.
  • Therefore, a need arises for a technique for providing uniform etch depth to minimize device and circuit performance variations.
  • SUMMARY OF THE INVENTION
  • A method of performing a timed etch of a material to a precise depth is provided. In this method, ion implantation of the material is performed before the timed etch. This ion implantation process substantially enhances the etch rate of the material within a precisely controlled depth range corresponding to the range of implantation-induced damage. That is, the damaged material etches significantly faster than the undamaged material. Note that the range of the implantation-induced damage can be tailored by adjusting the implanted ion species, dose, and energy. Generally, the larger the ion mass, the lower the dose required to induce a threshold level of damage required to enhance the etch rate. For example, if argon (Ar) is the implanted ion species, a dose of 1E14 per square centimeter can adequate to significantly enhance the etch rate of silicon dioxide. The depth to which a threshold level of damage is achieved increases approximately logarithmically with the implanted dose, whereas it increases linearly with the projected ion range that is determined by the implant energy.
  • Advantageously, by performing the ion implantation prior to etching, the variation in vertical etch depth can be reduced by a factor approximately equal to the etch rate of the damaged material divided by the etch rate of the undamaged material. The vertical etch depth can be used to provide a vertical dimension of a non-planar semiconductor device. Minimizing vertical device dimension variations on a wafer can reduce device and circuit performance variations, which is highly desirable.
  • BRIEF DESCRIPTION OF THE FIGURES
  • FIG. 1A illustrates a cross-sectional view of a patterned silicon layer and dielectric areas therein that can provide electrical isolation.
  • FIG. 1B illustrates the patterned silicon layer and dielectric areas of FIG. 1A after a timed dielectric etch process with etch rate variations has been applied.
  • FIG. 2 illustrates exemplary steps for improving the uniformity and controllability of a timed etch.
  • FIG. 3 illustrates the patterned silicon layer and dielectric areas of FIG. 1A after an ion implantation process that can advantageously enhance the dielectric etch rate.
  • FIG. 4 illustrates the patterned silicon layer and dielectric areas of FIG. 1A after an ion implantation process and a timed dielectric etch.
  • FIGS. 5A, 5B, 5C, 5D are various views of a transistor including a segmented channel region, wherein the ridge isolation material in the segmented channel region can be uniformly etched after an ion implantation process.
  • FIG. 6 illustrates the cross-section of a portion of an inverted-T-channel field-effect transistor (ITFET) for which an ion implantation process can be used to form uniformly thin horizontal portions of the channel.
  • FIG. 7 illustrates an exemplary dynamic random access memory (DRAM) cell including a capacitor, wherein an ion implantation process can be used to accurately and uniformly form the sidewall portion of the capacitor.
  • DETAILED DESCRIPTION OF THE INVENTION
  • In accordance with one aspect of the invention, ion implantation can be used to improve the uniformity and controllability of a timed etch. As described below, this ion implantation can advantageously enhance the etch rate within a depth range that reaches down to a desired etch depth.
  • FIG. 2 illustrates exemplary steps for improving the uniformity and controllability of a timed etch. In step 201, a wafer having patterned silicon and dielectric areas can be positioned for an etching process. This wafer could have a simplified cross-section similar to that shown in FIG. 1A.
  • In step 202, an ion implantation process can be performed. The implantation effectively “damages” the upper portions of the silicon and dielectric areas. In other words, much like spraying a plaster wall with bullets can facilitate the subsequent removal of the plaster, ion implantation can accelerate the subsequent removal of the implanted material during a subsequent timed etch. As shown in FIG. 3, damaged region 301 (shown by the dotted, semi-transparent area) has a depth 302 within the dielectric areas. Note that the depth of the damaged region 301 within the silicon areas may be different than depth 302. Depth 302 is determined by the implant species (e.g. Argon), the dose of the implant (e.g. 1E14 per square centimeter), and the energy of the implant. Notably, ion implantation is an extremely uniform process (e.g. dose and energy of an implant species can be controlled within 1% across a wafer and from wafer to wafer). As a result, depth 302 can be controlled to a precise depth range.
  • Therefore, referring back to FIG. 2, when a timed etch (e.g. a wet etch such as a diluted hydrofluoric acid solution or a dry etch such as a plasma etch including fluorine radicals) is performed in step 203, the etch depth of the dielectric areas can be precisely controlled. Specifically, as shown in FIG. 4, the etched dielectric areas 401 have an etch depth 402 that is substantially identical to the depth 302 (FIG. 3) of damaged region 301 within the dielectric areas. This is because the etch rate of the damaged dielectric is significantly enhanced as compared with the etch rate of the underlying undamaged dielectric. Thus, once the timed etch reaches the undamaged dielectric, i.e. the dielectric areas below depth 302, the etching rate dramatically slows.
  • Advantageously, by accelerating the etch rate by a factor of X (greater than 1), the amount of time needed to etch the damaged dielectric areas can be reduced by a factor of 1/X. Therefore, the over-etch time needed to ensure that all dielectric areas on the wafer are etched to at least the desired etch depth can also be reduced by a factor of 1/X. Reducing the over-etch time can significantly minimize etch depth variations across the wafer. Thus, by enhancing the etch rate within a precise depth range that reaches down to the desired etch depth, the uniformity and controllability of a timed dielectric etch process can be significantly improved.
  • Note that damaged region 301 also includes portions of patterned silicon layer 101. The damage within the silicon can be easily repaired by thermal annealing at a temperature greater than approximately 500 degrees Celsius to re-crystallize the silicon epitaxially from the underlying undamaged portions. Such a thermal annealing process, which is called solid phase epitaxial re-crystallization (SPER), is well known to those in the integrated-circuit manufacturing industry. It can be performed either before or after the timed dielectric etch, preferably the latter to avoid partial healing of the intentional damage in the dielectric areas. The SPER temperature and duration should ideally be sufficiently low so as to minimize diffusion of any dopant atoms (e.g. Boron, Indium, Phosphorus, Arsenic, Antimony) within the silicon.
  • Exemplary Application: Corrugated-Channel MOSFET
  • By forming metal-oxide-semiconductor field effect transistors (MOSFETs) over a substrate having precisely-formed and regularly-spaced stripes (ridges of semiconductor material(s)), both high performance (i.e. high on-current) and low static power consumption (i.e. low source-to-drain leakage current) can be achieved with good uniformity. The stripes, which can be formed with the aid of an ion implantation process as described below, enable the formation of segmented channel regions that accommodate a wide range of gate-electrode configuration options and also provide greater performance consistency between devices.
  • FIG. 5A shows a top view of an exemplary transistor 500 that includes a segmented channel region. Transistor 500 is formed on a substrate 590 and is surrounded by device isolation material 593 (e.g. shallow trench isolation), and includes a source 510, a drain 530, a gate 550, sidewall spacers 561 and 562, a source contact region 571, and a drain contact region 572. Gate 550 (with a gate length LG) is located between source 510 and drain 530 and is formed over a channel region 520 in substrate 590. Sidewall spacers 561 and 562 lie over at least a portion of source 510 and drain 530, respectively, and serve to offset the gate 550 from source contact region 571 and drain contact region 572, respectively. As indicated by the dotted lines, channel region 520 includes multiple ridges 591 that run between source 510 and drain 530. Ridges 591 are formed from at least one semiconductor material and may be homogenous structures (e.g. silicon).
  • Ridges 591 are formed on an elevated base region 595 that rises from substrate 590, as shown in FIG. 1B. FIG. 1B is a cross-sectional view of transistor 500 through view location A-A (rotated 90° for clarity). Each ridge 591 has a width W, and is spaced from adjacent ridges by a spacing SP. Furthermore, each ridge 591 extends a height HR above elevated base region 595, which itself rises a height HB from the adjacent surfaces 590-S of substrate 590.
  • Note that because ridges 591 are identified relative to substrate 590, ridges 591 continue to exist as “ridges” even covered with other materials (e.g. even though ridge isolation material 592, device isolation material 593, gate dielectrics 540, and gate 550 completely cover ridges 591, ridges 591 are still considered to be ridges.) As described in greater detail below, each of ridges 191 is a highly precise structure that therefore provides highly quantifiable performance measures.
  • Transistor 500 is isolated from adjacent devices by device isolation material 593 (e.g. silicon dioxide), which extends down to surfaces 590-S of substrate 590 (i.e. down to the bottom of elevated base region 595). Ridge isolation material 592 (which can be formed from the same material(s) or different material(s) than device isolation material 593) fills the inter-ridge regions to a distance HG below the top of ridges 591. Gate 550 is formed over the top portions of ridges 591, separated from those top portions by gate dielectric 540 (which can be formed from any dielectric material(s)). Thus, when appropriate voltages are applied to gate 550 and between source 510 and drain 530, each of ridges 591 conducts a portion of the total on-current that flows through transistor 500.
  • Note that gate dielectric 540 and gate 550 “wrap” around the top portions of ridges 591 (i.e. gate dielectric 540 and gate 550 extend down the sides of ridges 591). This wrapping configuration allows gate 550 to more effectively control the electric potential distribution within channel region 520, and can therefore enhance on-current while minimizing source-to-drain leakage current.
  • FIG. 5C shows a cross-sectional view of transistor 500 through view location B-B indicated in FIG. 5A. View location B-B provides a cross-sectional view running parallel to the direction of current flow between source 510 and drain 530 and through one of ridges 591, and therefore indicates the full doping profiles in and around channel region 520. As indicated in FIG. 5C, source 510 and drain 530 are doped regions within ridge 591.
  • Note that while depicted as extending below the bottom of ridges 591 for exemplary purposes, the depth D of source 510 and drain 530 below the surface of ridge 591 can alternatively be less than the overall height HR of ridge 591 (i.e. depth D is less than ridge height HR), so that ridge isolation material 592 (shown in FIG. 5B), which starts from the base of ridge 591, can effectively reduce the area of the junction between the source 510 and substrate 590, and the area of the junction between the drain 530 and substrate 590, thereby reducing junction leakage and capacitance.
  • FIG. 5D shows a cross-sectional view of transistor 500 through view location C-C indicated in FIG. 5A. View location C-C runs between two ridges 591, parallel to the direction of current flow between source 510 and drain 530. Therefore, FIG. 5D depicts gate 550 (and sidewall spacers 561 and 562) extending down below the top surface of ridge 591. Specifically, gate 550 extends down to the level of ridge isolation material 592. Note that because view location C-C runs between ridges 591, the portions of source 510 and drain 530 on either side of gate 550 (and sidewall spacers 561 and 562, if present) are actually fill regions 591-F (i.e. regions formed by filling the space between the exposed portions of adjacent ridges 591). U.S. patent application Ser. No. 11/173,237, entitled “Segmented Channel MOS Transistor” and filed on Jul. 1, 2005 by Synopsys, Inc., describes transistor 500 in greater detail and is incorporated by reference herein.
  • Table 1 shows sample data for comparing the performance (on-state drive current and off-state source-to-drain leakage current, each normalized to the transistor layout width) of various n-channel implementations of transistor 500 (rows 1, 2, 3, and 4) against the performance specifications with no carrier mobility enhancement as published in the International Technology Roadmap for Semiconductors (ITRS), 2003 Edition (rows 7 and 8). Each of the implementations of transistor 500 is based on a fundamental set of implementation values, including a single ridge 591 in the channel region, a 20 nm spacing between ridges 591 (i.e. the total layout width of the simulated transistor 500 is the ridge width W plus 20 nm), a thickness for gate dielectric 540 equivalent to 1.2 nm of SiO2, an undoped channel, a heavily p-type doped (2×1019 cm−3 boron) pulse doped region starting precisely at the end of the gate overlap (i.e. at a distance Xrecess below the surface of the ridge), no stress-based mobility enhancement, and singly doped source/drain regions.
  • TABLE 1
    W LG Xrecess Ion Ioff
    No. Description (nm) (nm) (nm) (mA/μm) (nA/μm)
    1 Slightly 20 20 5 0.5 3 × 10−6
    Recessed
    2 Moderately 20 20 10 0.6 0.4
    Recessed
    3 Very Recessed 20 20 15 0.98 500
  • As indicated in Table 1, design number 1, which incorporates a ridge width of 20 nm, a gate length of 20 nm, and a recess distance Xrecess of 5 nm (a “Slight Recess”), provides an on-state drive current Ion of 0.5 mA/μm and an off-state source-to-drain leakage current Ioff of 3×10 −6 nA/μm. Note that Ion and Ioff are listed in terms of current per micron layout width (in the direction transverse to the direction of current flow) to normalize the current values. Increasing the recess distance Xrecess to 10 nm in design number 2 provides an increase in Ion to 0.6 mA/μm, at the trade-off of increasing Ioff to 0.4 nA/μm. Further increasing recess distance Xrecess to 15 nm in design number 3 provides a significant jump in Ion to 0.98 mA/μm, but increases Ioff to 500 nA/μm. Thus, implementing transistors using values similar to design number 3 would generally be best for high performance circuits, whereas implementing transistors using values similar to design number 1 would be best for ultra-low power circuits.
  • As indicated by the performance values provided for design numbers 1-3, the relationship between on-current Ion and off-current Ioff can be adjusted via recess distance Xrecess, i.e. the depth of the heavily p-type doped region. In contrast, the Ion/Ioff relationship in conventional transistors is typically modified by adjusting the doping concentration within the channel region to achieve a particular threshold voltage. Because dimensional control (i.e. control over recess distance Xrecess and depth of the heavy channel doping profile) can be more precise than dopant concentration control (i.e. control over the number of dopant atoms in the channel region), transistors having a corrugated channel made using the above-described ion implantation process and a subsequent timed etch can significantly ease the difficulties associated with achieving a particular combination of on-current Ion and off-current Ioff.
  • Additional Exemplary Applications
  • Advantageously, ion implantation can be used to control etching depth in materials other than oxide. For example, FIG. 6 illustrates a cross-sectional view of an inverted T-channel field-effect transistor (ITFET) 600. ITFETs are described in “Inverted T channel FET (ITFET)—Fabrication and Characteristics of Vertical-Horizontal, Thin Body, Multi-Gate, Multi-Orientation Devices, ITFET SRAM Bit-cell operation. A Novel Technology for 45 nm and Beyond CMOS”, which was authored by L. Mathew et al. and published by IEEE in 2005.
  • In ITFET 600, fin channel 602A and planar channel 602B, which are formed on a buried oxide (BOX) layer 604, provide both vertical and horizontal channel regions (hence the “inverted T” designation). After formation of fin channel 602A and planar channel 602B, a thin gate dielectric 603 can be formed on fin channel 602A and planar channel 602B. Then, a polycrystalline-silicon layer can be deposited and patterned to form a gate 601 for ITFET 600.
  • Notably, the thickness of planar channel 602B (i.e. the horizontal portions of the channel) determines the threshold voltage of ITFET 600. Therefore, the etching of the silicon layer to form fin channel 602A and planar channel 602B is critical to the performance of ITFET 600.
  • Advantageously, the above-described ion implantation process can precede the timed etch of the silicon to provide a precise silicon etch depth 605. In one embodiment, the dopant species used in this ion implantation can include germanium at a dose greater than or equal to 1E14 per square centimeter. The depth to which a threshold level of damage can be precisely controlled by adjusting the dose and energy of the implanted species. By enhancing the silicon etch rate within a precise depth range, the uniformity and controllability of the silicon etch process can be substantially improved, thereby minimizing ITFET performance variations across a wafer.
  • The use of an ion implantation process to improve etch depth uniformity can be applied to various types of devices having vertical surfaces. For example, FIG. 7 illustrates an exemplary dynamic random access memory (DRAM) cell 700 including an access transistor 701 and a capacitor 702 fabricated in a semiconductor substrate 703. Capacitor 702 is partially formed in a cavity of a shallow trench isolation (STI) region 704, which is adjacent to a sidewall region of substrate 703. A patterned polycrystalline-silicon layer 706 can be used to form the electrodes of access transistor 701 and capacitor 702. The portion of capacitor 702 formed in the sidewall region can increase its capacitance with a minimum of layout area.
  • Notably, the junction of this sidewall portion with the horizontal portion of capacitor 702 may result in some undesirable leakage. However, the depth of the sidewall portion can compensate for such leakage. A recess depth 707 of STI region 704 in which this sidewall portion of capacitor 702 is formed can significantly affect the final capacitance of capacitor 702. Therefore, the etching of STI region 704 (e.g. a field oxide) to form capacitor 702 is critical to its performance. Advantageously, the above-described ion implantation process can precede the timed etch of STI region 704 to accurately and uniformly provide recess depth 707. By enhancing the etch rate of STI region 704 within a precise depth range, the uniformity and controllability of the STI region etch process can be substantially improved, thereby minimizing variations of capacitances across a wafer.
  • Although illustrative embodiments of the invention have been described in detail herein with reference to the accompanying figures, it is to be understood that the invention is not limited to those precise embodiments. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed. As such, many modifications and variations will be apparent. For example, in one application, the fin height of FinFETs (transistor structures with fin-like channel regions) made on bulk silicon wafers can be determined by using the above-describe ion implantation and timed etch to provide precise control of etch depth, thereby minimizing FinFET performance variations. Accordingly, it is intended that the scope of the invention be defined by the following Claims and their equivalents.

Claims (16)

1. An integrated circuit comprising:
a structure including a semiconductor material having a horizontal surface at least one vertical surface, the structure being subjected to a first ion implantation, thereby damaging the semiconductor material below the horizontal surface;
an isolation material contacting said at least one vertical surface of the semiconductor structure, the isolation material subjected to the first ion implantation while an upper surface of said isolation material is coplanar with said horizontal surface of said semiconductor structure, thereby damaging the isolation material, and then etched to a precise depth relative to said structure by simultaneously applying an etchant directly onto both said horizontal surface of said structure and the upper surface of said isolation material, whereby said precise depth is determined by a difference between an etch rate of said isolation material and an etch rate of said semiconductor material.
2. The integrated circuit of claim 1, wherein the isolation material is one of a dielectric, silicon dioxide and a field oxide.
3. The integrated circuit of claim 1, wherein the semiconductor material forms a transistor.
4. The integrated circuit of claim 1, further comprising a second structure at least partially formed on said upper surface of said isolation material and disposed adjacent to said at least one vertical surface.
5. The integrated circuit of claim 4, wherein said second structure comprises polycrystalline silicon.
6. The integrated circuit of claim 5, further comprising a dielectric layer disposed between said at least one vertical surface of said structure and said second structure.
7. The integrated circuit of claim 5, wherein said second structure comprises a capacitor.
8. The integrated circuit of claim 5, further comprising a dielectric layer extending from said horizontal surface of said structure down said at least one vertical surface to said isolation material.
9. The integrated circuit of claim 1, wherein the ion implantation includes argon.
10. The integrated circuit of claim 1, wherein the ion implantation includes germanium.
11. The integrated circuit of claim 1, wherein the structure forms a fin-like channel region of a FinFET transistor, and said precise depth defines a fin height of said FinFET transistor.
12. A method of fabricating FinFET transistors including fin-like channel regions comprising patterned semiconductor material, the method comprising:
performing an ion implantation into an isolation material and said patterned semiconductor material, the isolation material being formed between ridges of the patterned semiconductor material, wherein performing the ion implantation comprises damaging the isolation material to a precise depth;
performing a timed etch to remove a damaged portion of the isolation material, thereby providing a vertical dimension of the isolation material in relation to the patterned semiconductor layer, which is unaffected by the timed etch, whereby the vertical dimension defines fin heights of said fin-like channel regions of said FinFET transistors; and
performing an annealing to repair the patterned semiconductor material,
wherein said damaged portion of the isolation material etches faster than underlying undamaged portions of said isolation material, thereby ensuring that the vertical dimension of the isolation material in relation to the patterned semiconductor material is substantially equal to the precise depth.
13. The method of claim 12, wherein the isolation material comprises one of a dielectric, silicon dioxide and a field oxide.
14. The method of claim 12, wherein the ion implantation includes argon.
15. The method of claim 12, wherein the ion implantation includes germanium.
16. A FinFET comprising:
a fin-like channel region comprising a semiconductor structure having a horizontal surface and at least one vertical surface, the semiconductor structure being subjected to a first ion implantation, thereby damaging the semiconductor material below the horizontal surface;
an isolation material contacting said at least one vertical surface of the semiconductor structure, the isolation material subjected to the first ion implantation while an upper surface of said isolation material is coplanar with said horizontal surface of said semiconductor structure, thereby damaging the isolation material, and then etched to a precise depth relative to said semiconductor structure by simultaneously applying an etchant directly onto both said horizontal surface of said structure and the upper surface of said isolation material, whereby said precise depth is determined by a difference between an etch rate of said isolation material and an etch rate of said semiconductor structure and defines a fin height of said FinFET transistor.
US15/160,314 2006-06-16 2016-05-20 Method For Achieving Uniform Etch Depth Using Ion Implantation And A Timed Etch Abandoned US20160268372A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/160,314 US20160268372A1 (en) 2006-06-16 2016-05-20 Method For Achieving Uniform Etch Depth Using Ion Implantation And A Timed Etch

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US11/424,826 US7494933B2 (en) 2006-06-16 2006-06-16 Method for achieving uniform etch depth using ion implantation and a timed etch
US12/352,475 US9355860B2 (en) 2006-06-16 2009-01-12 Method for achieving uniform etch depth using ion implantation and a timed etch
US15/160,314 US20160268372A1 (en) 2006-06-16 2016-05-20 Method For Achieving Uniform Etch Depth Using Ion Implantation And A Timed Etch

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/352,475 Division US9355860B2 (en) 2006-06-16 2009-01-12 Method for achieving uniform etch depth using ion implantation and a timed etch

Publications (1)

Publication Number Publication Date
US20160268372A1 true US20160268372A1 (en) 2016-09-15

Family

ID=39152225

Family Applications (3)

Application Number Title Priority Date Filing Date
US11/424,826 Active 2026-11-19 US7494933B2 (en) 2006-06-16 2006-06-16 Method for achieving uniform etch depth using ion implantation and a timed etch
US12/352,475 Active 2028-01-16 US9355860B2 (en) 2006-06-16 2009-01-12 Method for achieving uniform etch depth using ion implantation and a timed etch
US15/160,314 Abandoned US20160268372A1 (en) 2006-06-16 2016-05-20 Method For Achieving Uniform Etch Depth Using Ion Implantation And A Timed Etch

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US11/424,826 Active 2026-11-19 US7494933B2 (en) 2006-06-16 2006-06-16 Method for achieving uniform etch depth using ion implantation and a timed etch
US12/352,475 Active 2028-01-16 US9355860B2 (en) 2006-06-16 2009-01-12 Method for achieving uniform etch depth using ion implantation and a timed etch

Country Status (1)

Country Link
US (3) US7494933B2 (en)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7714396B2 (en) * 2006-07-05 2010-05-11 United Microelectronics Corp. Metal-oxide semiconductor field effect transistor
US20100134568A1 (en) * 2008-10-30 2010-06-03 Christoph Menzel MEMS Device with Uniform Membrane
US20140193963A1 (en) * 2011-05-16 2014-07-10 Varian Semiconductor Equipment Associates, Inc. Techniques For Forming 3D Structures
CN103187280A (en) * 2011-12-29 2013-07-03 中芯国际集成电路制造(上海)有限公司 Manufacturing method of fin type field effect transistor
US9412838B2 (en) * 2014-09-30 2016-08-09 Taiwan Semiconductor Manufacturing Company, Ltd. Ion implantation methods and structures thereof
US9917195B2 (en) * 2015-07-29 2018-03-13 International Business Machines Corporation High doped III-V source/drain junctions for field effect transistors
KR102437295B1 (en) 2015-11-09 2022-08-30 삼성전자주식회사 Method for manufacturing Semiconductor device
JP6673806B2 (en) 2016-11-15 2020-03-25 ルネサスエレクトロニクス株式会社 Semiconductor device
EP3850665B1 (en) 2019-01-30 2023-11-15 Yangtze Memory Technologies Co., Ltd. Capacitor structure having vertical diffusion plates
CN116169091A (en) * 2021-11-24 2023-05-26 长鑫存储技术有限公司 Preparation method of semiconductor structure, semiconductor structure and semiconductor memory

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4295898A (en) * 1979-05-15 1981-10-20 Matsushita Electronics Corporation Method of making isolated semiconductor devices utilizing ion-implantation of aluminum and heat treating
US20010018241A1 (en) * 1999-12-31 2001-08-30 Jeong Jae Goan Transistor and method for fabricating the same
US6642090B1 (en) * 2002-06-03 2003-11-04 International Business Machines Corporation Fin FET devices from bulk semiconductor and method for forming
US20040222473A1 (en) * 2003-04-15 2004-11-11 Tomomitsu Risaki Semiconductor device
US7141456B2 (en) * 2003-06-30 2006-11-28 Samsung Electronics Co., Ltd. Methods of fabricating Fin-field effect transistors (Fin-FETs) having protection layers
US7407847B2 (en) * 2006-03-31 2008-08-05 Intel Corporation Stacked multi-gate transistor design and method of fabrication
US20090072276A1 (en) * 2007-08-24 2009-03-19 Kabushiki Kaisha Toshiba Semiconductor wafer, semiconductor device and method of fabricating the same

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6335292B1 (en) * 1999-04-15 2002-01-01 Micron Technology, Inc. Method of controlling striations and CD loss in contact oxide etch
JP3578688B2 (en) * 1999-12-24 2004-10-20 Necエレクトロニクス株式会社 Manufacturing method of nonvolatile memory
TW538497B (en) * 2002-05-16 2003-06-21 Nanya Technology Corp Method to form a bottle-shaped trench
JP4326307B2 (en) * 2003-11-19 2009-09-02 株式会社 日立ディスプレイズ Liquid crystal display
JP4802306B2 (en) * 2003-12-01 2011-10-26 オンセミコンダクター・トレーディング・リミテッド Semiconductor device
US6790745B1 (en) * 2003-12-15 2004-09-14 Jbcr Innovations Fabrication of dielectrically isolated regions of silicon in a substrate
US7482252B1 (en) * 2003-12-22 2009-01-27 Advanced Micro Devices, Inc. Method for reducing floating body effects in SOI semiconductor device without degrading mobility
JP4100351B2 (en) * 2004-02-09 2008-06-11 セイコーエプソン株式会社 Thin film transistor manufacturing method
US7181966B2 (en) * 2004-09-08 2007-02-27 Nippon Soken, Inc. Physical quantity sensor and method for manufacturing the same
US8384150B2 (en) * 2005-11-29 2013-02-26 Rohm Co., Ltd. Vertical double diffused MOS transistor with a trench gate structure
US8431453B2 (en) * 2011-03-31 2013-04-30 Taiwan Semiconductor Manufacturing Company, Ltd. Plasma doping to reduce dielectric loss during removal of dummy layers in a gate structure

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4295898A (en) * 1979-05-15 1981-10-20 Matsushita Electronics Corporation Method of making isolated semiconductor devices utilizing ion-implantation of aluminum and heat treating
US20010018241A1 (en) * 1999-12-31 2001-08-30 Jeong Jae Goan Transistor and method for fabricating the same
US6642090B1 (en) * 2002-06-03 2003-11-04 International Business Machines Corporation Fin FET devices from bulk semiconductor and method for forming
US20040222473A1 (en) * 2003-04-15 2004-11-11 Tomomitsu Risaki Semiconductor device
US7141456B2 (en) * 2003-06-30 2006-11-28 Samsung Electronics Co., Ltd. Methods of fabricating Fin-field effect transistors (Fin-FETs) having protection layers
US7407847B2 (en) * 2006-03-31 2008-08-05 Intel Corporation Stacked multi-gate transistor design and method of fabrication
US20090072276A1 (en) * 2007-08-24 2009-03-19 Kabushiki Kaisha Toshiba Semiconductor wafer, semiconductor device and method of fabricating the same

Also Published As

Publication number Publication date
US20080057712A1 (en) 2008-03-06
US9355860B2 (en) 2016-05-31
US20090114953A1 (en) 2009-05-07
US7494933B2 (en) 2009-02-24

Similar Documents

Publication Publication Date Title
US9355860B2 (en) Method for achieving uniform etch depth using ion implantation and a timed etch
US7423321B2 (en) Double gate MOSFET device
US11114551B2 (en) Fin field-effect transistor having counter-doped regions between lightly doped regions and doped source/drain regions
US7354839B2 (en) Gate structure and a transistor having asymmetric spacer elements and methods of forming the same
US7208397B2 (en) Transistor having an asymmetric source/drain and halo implantation region and a method of forming the same
US9245975B2 (en) Recessed channel insulated-gate field effect transistor with self-aligned gate and increased channel length
KR20040110817A (en) Dram memory cell having a gate channel extending vertically from a substrate and method of fabricating the same
US7687852B2 (en) Recess gate type transistor
US20230207645A1 (en) Transistor structure with reduced leakage current and adjustable on/off current
CN107919324B (en) Method for forming semiconductor device
KR101026479B1 (en) Semiconductor device and manufacturing method of the same
US11742245B2 (en) Semiconductor fabrication method and structure using multiple sacrificial layers to form sidewall spacers
US20180047831A1 (en) Semiconductor structure and fabrication method thereof
US10692992B2 (en) Semiconductor device and fabrication method thereof
TWI788152B (en) Semiconductor device and method of fabricating the same
KR100506455B1 (en) A method for forming a semiconductor device
KR102501554B1 (en) Transistor structure with reduced leakage current and adjustable on/off current
US20230187536A1 (en) Semiconductor device and manufacturing method thereof
TW202218112A (en) Transistor structure
KR20050047659A (en) Method for manufacturing semiconductor device having recess channel mos transistor
KR100575612B1 (en) Method of fabricating a MOSEET
KR20070078230A (en) Method for manufacturing transistor of semiconductor device
JP2000323686A (en) Dram cell provided with reduced leakage of transfer device and its manufacture
KR20070078229A (en) Method for manufacturing transistor of semiconductor device
KR20080030393A (en) Method of manufacturing mosfet device

Legal Events

Date Code Title Description
AS Assignment

Owner name: SYNOPSYS, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIU, TSU-JAE KING;REEL/FRAME:038658/0108

Effective date: 20160519

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION