US20120030527A1 - Semiconductor memory device - Google Patents

Semiconductor memory device Download PDF

Info

Publication number
US20120030527A1
US20120030527A1 US13/251,802 US201113251802A US2012030527A1 US 20120030527 A1 US20120030527 A1 US 20120030527A1 US 201113251802 A US201113251802 A US 201113251802A US 2012030527 A1 US2012030527 A1 US 2012030527A1
Authority
US
United States
Prior art keywords
upper limit
semiconductor memory
bit
memory device
error correction
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/251,802
Inventor
Toshikazu Nakamura
Akira Kikutake
Kuninori Kawabata
Yasuhiro Onishi
Satoshi Eto
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Semiconductor Ltd
Original Assignee
Fujitsu Semiconductor Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Semiconductor Ltd filed Critical Fujitsu Semiconductor Ltd
Priority to US13/251,802 priority Critical patent/US20120030527A1/en
Assigned to FUJITSU LIMITED reassignment FUJITSU LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KAWABATA, KUNINORI, ETO, SATOSHI, KIKUTAKE, AKIRA, NAKAMURA, TOSHIKAZU, ONISHI, YASUHIRO
Assigned to FUJITSU MICROELECTRONICS LIMITED reassignment FUJITSU MICROELECTRONICS LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FUJITSU LIMITED
Assigned to FUJITSU SEMICONDUCTOR LIMITED reassignment FUJITSU SEMICONDUCTOR LIMITED CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: FUJITSU MICROELECTRONICS LIMITED
Publication of US20120030527A1 publication Critical patent/US20120030527A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • G11C29/08Functional testing, e.g. testing during refresh, power-on self testing [POST] or distributed testing
    • G11C29/12Built-in arrangements for testing, e.g. built-in self testing [BIST] or interconnection details
    • G11C29/38Response verification devices
    • G11C29/42Response verification devices using error correcting codes [ECC] or parity check
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger

Definitions

  • the present invention relates to a semiconductor memory device, and particularly to a semiconductor memory device having an error correction function.
  • a necessary memory capacity rapidly increases in recent years.
  • a miniaturization technique progresses.
  • reliability in a memory cell is reduced.
  • the following redundant technique has been used.
  • An extra memory region (redundant region) is provided in a memory cell array.
  • a non-defective memory cell in the redundant region is selected to relieve defects.
  • One example of countermeasures for the defects caused by data retention time degradation includes a method of mounting an ECC (Error Checking and Correcting) function.
  • ECC Error Checking and Correcting
  • the error can be corrected using the ECC function.
  • a method of mounting the ECC function to allow it to take over the repair of defects by the redundant technique is also considered. More specifically, when the error within the ECC code (e.g., hamming code) is a 1-bit error, the error correction is performed by each read-out operation in a state of a 1-bit error without using the redundant region.
  • ECC Error Checking and Correcting
  • a single-bit defect (it means a defect that not two or more defects but only one defect is generated by one read-out operation due to BL (bit line) short/open) to some extent can be repaired without using the redundant region.
  • BL bit line
  • the first point is that the number of defective bits of which the repair by the redundant technique can be taken over by the ECC function is determined at the time of packaging or shipping chips as products.
  • the second point is that the test operation can be performed.
  • a semiconductor memory device having a counter, a register, a comparison circuit, and an output circuit.
  • Each element has the following function.
  • the counter can count the number of error corrections.
  • the register can set the upper limit of the number of error corrections.
  • the comparison circuit can compare values of the counter with those of the register.
  • the output circuit can output the comparison results.
  • the semiconductor memory device having the above-described functions is disclosed, for example, in Japanese Unexamined Patent Publication No. 49-60450 (p. 3, FIG. 2 ), Japanese Unexamined Patent Publication No. 1-94599 (pp. 4-5, FIG. 1 ), and Japanese Unexamined Patent Publication No. 6-131884 (paragraph numbers [0006] to [0008], and FIG. 1 ).
  • the semiconductor memory device has the following configuration.
  • FIG. 9 shows a configuration of a conventional semiconductor memory device.
  • a conventional semiconductor memory device 20 has a data bit section 21 , a parity bit section 22 , an error correction circuit 23 , a parity calculation circuit 24 , a counter 25 , a register 26 , a comparison circuit 27 , an output circuit 28 and an input circuit 29 .
  • the data bit section 21 stores a data bit out of data stored in a memory cell array comprised of memory cores (not shown).
  • the parity bit section 22 stores a parity bit out of data stored in a memory cell array comprised of memory cores (not shown).
  • the error correction circuit 23 performs an error correction with reference to the data bit and the parity bit.
  • the parity calculation circuit 24 generates a parity bit according to input data, for example, by the operation based on a hamming code.
  • the counter 25 counts the number of error corrections.
  • the register 26 stores an upper limit of the number of error corrections.
  • the comparison circuit 27 compares the counted number of error corrections with the upper limit of the number of error correction
  • the error correction circuit 23 performs a 1-bit error detection and a 1-bit error correction with reference to, for example, 64 data bits and 7 parity bits.
  • the circuit 23 inverts the bit for the error correction and then, outputs the results through the output circuit 28 .
  • the counter 25 counts the number of error corrections when a count start signal is inputted during the test operation.
  • the comparison circuit 27 compares the number of error corrections with the upper limit of the number of error corrections previously stored in the register 26 , and thereby judging whether or not the number of error corrections exceeds a predetermined upper limit. When the number of error corrections exceeds the upper limit, the output circuit 28 generates an alarm.
  • the conventional semiconductor memory device has some problems as described hereinbelow.
  • the first problem is as follows. Even if the number of error corrections counted during the test operation is too large or too small with respect to the set upper limit, the upper limit cannot be arbitrarily set. This upper limit is an upper limit of the number of the defective bits of which the repair by the redundant technique can be taken over by the ECC function. Accordingly, defective bits beyond the upper limit are repaired by the redundant region. Therefore, the second problem is as follows. When the upper limit is too small, many redundant regions are required depending on the number of error corrections. On the contrary, when the upper limit is too large, a probability of relieving the defective bits caused by a data retention time degradation is reduced in the case where the number of error corrections is large.
  • the third problem is as follows. Due to deterioration with time of the memory cell, the number of the defective bits after the packaging or shipping increases more than that during the test operation in some cases. Despite this, there is no section for grasping this situation.
  • the fourth problem is as follows. Depending on the test pattern, the same address data are accessed two or more times in some cases and at this time, the defective bit is carelessly counted two or more times.
  • a semiconductor memory device having an error correction function that corrects a defective bit.
  • This semiconductor memory device comprises the following elements: a counter that counts the number of error corrections; an upper limit setting section that changes an upper limit of the number of error corrections in response to an upper limit setting signal inputted externally; and a comparator that compares the number of error corrections with the upper limit.
  • a semiconductor memory device having an error correction function that corrects a defective bit.
  • This semiconductor memory device comprises the following elements: a counter that counts the number of error corrections; an upper limit setting section that, when an upper limit setting signal is inputted externally, sets a count result of the number of error corrections in the counter as an upper limit of the number of error corrections; and a comparator that compares the upper limit with the count result in the counter after the passing of a predetermined time.
  • a semiconductor memory device having an error correction function that corrects a defective bit.
  • This semiconductor memory device comprises the following elements: a counter that counts the number of error corrections; an upper limit setting section that stores an upper limit of the number of error corrections and that, when an upper limit setting signal is externally inputted after completion of the counting in the counter, increments or decrements the upper limit in synchronization with a clock signal; and a comparator that compares a count result in the counter with the upper limit.
  • a semiconductor memory device having an error correction function that corrects a defective bit.
  • This semiconductor memory device comprises the following element: an error correction memory section that stores error correction information of whether or not the error correction is performed, at every combination of data bits and parity bits required to construct a code capable of 1-bit error correction.
  • FIG. 1 shows a configuration of a semiconductor memory device according to a first embodiment of the present invention.
  • FIG. 2 shows a configuration of a semiconductor memory device according to a second embodiment of the present invention.
  • FIG. 3 shows a configuration of a semiconductor memory device according to a third embodiment of the present invention.
  • FIG. 4 shows a configuration of a semiconductor memory device according to a fourth embodiment of the present invention.
  • FIG. 5 is a timing chart showing a state of writing of error correction information into an error correction memory bit.
  • FIG. 6 shows a storage state of a memory core after the writing of error correction information into an error correction memory bit.
  • FIG. 7 is a timing chart showing a state of read-out of an error correction memory bit and a state of counting of the number of error corrections.
  • FIG. 8 shows a configuration of a semiconductor memory device according to a fifth embodiment of the present invention.
  • FIG. 9 shows a configuration of a conventional semiconductor memory device.
  • FIG. 1 shows a configuration of a semiconductor memory device according to a first embodiment of the present invention.
  • the semiconductor memory device 10 a of the first embodiment has the following elements: a data bit section 11 that stores a data bit; a parity bit section 12 that stores a parity bit; an error correction circuit 13 that performs an error correction with reference to the data bit and the parity bit; a parity calculation circuit 14 that generates a parity bit in response to input data by the calculation based on, for example, a hamming code; a counter 15 a that counts the number of error corrections; a register 16 a that sets an upper limit of the number of error corrections; a comparison circuit 17 that compares the counted number of error corrections with the upper limit of the number of error corrections stored in the register 16 a ; an output circuit 18 ; and an input circuit 19 .
  • the data bit section 11 and the parity bit section 12 each are configured by memory cell arrays comprised of memory cores (not shown).
  • the memory cell array is configured by a 4-bit or 8-bit unit such that four or eight memory cells are selected on one column selection line.
  • a sense amplifier, a write amplifier, or a column decoder or row decoder that specifies an address is omitted in the figure.
  • the register 16 a that stores the upper limit of the number of error corrections is different from that of a conventional semiconductor memory device. More specifically, the register 16 a changes the upper limit in response to the upper limit setting signal (which is hereinafter referred to as an “external upper limit fetch signal” in the first embodiment) inputted externally.
  • a setting upper limit is fetched in the register 16 a through data input/output pins (not shown), for example, when the external upper limit fetch signal goes to a high level during the test operation.
  • the upper limit is an upper limit of the number of defective bits of which the repair by the redundant technique can be taken over by the ECC function.
  • the parity calculation circuit 14 At the time of data writing, data inputted from the data input/output pins (not shown) are stored in a specified address in the data bit section 11 through the input circuit 19 .
  • the parity calculation circuit 14 generates a parity bit in response to input data by the calculation based on an ECC code (e.g., a hamming code). Then, the parity bit section 12 stores the generated parity bit in a predetermined address.
  • ECC code e.g., a hamming code
  • the following parity bits each are generated.
  • the parity bits of 4 bits, 5 bits, 7 bits and 8 bits are generated for the data bits of 8 bits, 16 bits, 64 bits and 128 bits, respectively.
  • the generated parity bits are stored in the parity bit section 12 .
  • the error correction circuit 13 performs a 1-bit error detection and a 1-bit error correction with reference to the data bits and the parity bits. When detecting a defective bit, the circuit 13 inverts the bit for the error correction and outputs the corrected data.
  • addresses are incremented or decremented according to a predetermined test pattern, so that all the address data of the data bit section 11 and the parity bit section 12 are accessed.
  • the error correction circuit 13 performs a 1-bit error detection and a 1-bit error correction with reference to, for example, the 64 data bits and the 7 parity bits corresponding thereto, which are required to construct the ECC code.
  • the counter 15 a starts a counting operation of the number of error corrections when a count start signal inputted from an external pin goes to a high level during the test operation. At this time, a count value outputted from the counter and the upper limit of the number of error corrections stored in the register 16 a are inputted into the comparison circuit 17 and compared.
  • the comparison result in the comparison circuit 17 is outputted through the output circuit 18 .
  • the counter 15 a continuously counts the number of error corrections.
  • the count start signal inputted into the counter 15 a goes to a low level and as a result, the counter 15 a stops the counting operation of the number of error corrections.
  • the output circuit 18 generates, for example, an alarm and as a result, the counter 15 a stops the counting operation.
  • this upper limit is an upper limit of the number of defective bits of which the repair by the redundant technique can be taken over by the ECC function. Therefore, when the upper limit is too small, many redundant regions are required depending on the number of error corrections. On the contrary, when the upper limit is too large, a probability of relieving the defective bits caused by a data retention time degradation is reduced in the case where the number of error corrections is large. Therefore, the semiconductor memory device 10 a of the first embodiment is configured such that the upper limit set in the register 16 a can be adjusted during the test operation.
  • the register 16 a fetches the setting upper limit from the data input/output pins (not shown) and sets it as a new upper limit.
  • the register 16 a sets the upper limit, for example as follows. After completion of the counting of the number of error corrections, the register 16 a changes the upper limit according to generation of an alarm. Based on whether or not the generation of an alarm changes by the change of the upper limit, the register 16 a detects the approximate number of error corrections. In addition, the defective bit caused by the data retention time degradation is estimated. Thus, the upper limit is set. As a result, the upper limit can be set according to the number of error corrections during the test.
  • FIG. 2 shows a configuration of the semiconductor memory device according to the second embodiment of the present invention.
  • a register 16 b that sets an upper limit is different from the register 16 a in the semiconductor memory device 10 a of the first embodiment.
  • the register 16 b sets a count result of the number of error corrections in the counter 15 a as the upper limit of the number of error corrections.
  • the register 16 b stores the count result.
  • a test is performed again by using the same test pattern as that used in a previous test.
  • the comparison circuit 17 compares the previous count result which is set in the register 16 b with this count result which is outputted from the counter 15 a .
  • the output circuit 18 generates, for example, an alarm. Therefore, deterioration with time can be grasped.
  • the semiconductor memory device 10 a of the first embodiment may be configured as follows.
  • the count value memory signal is allowed to be inputted into the register 16 a .
  • the register 16 a stores the count value in the counter 15 a instead of fetching the upper limit externally.
  • FIG. 3 shows a configuration of the semiconductor memory device according to the third embodiment of the present invention.
  • the register 16 c is different from the register 16 a in the semiconductor memory device 10 a of the first embodiment.
  • the upper limit setting signal (referred to as an “upper limit increment/decrement signal” in the third embodiment) is externally inputted (goes to a high level)
  • the register 16 c increments or decrements the upper limit in synchronization with a clock signal.
  • the register 16 c increments or decrements the previously stored upper limit in synchronization with a clock signal.
  • the comparison circuit 17 compares the count result of the number of error corrections with the upper limit. For example, when no alarm is generated, the upper limit is decremented. By doing so, the upper limit is made smaller than the count result of the number of error corrections on reaching a certain value. As a result, an alarm is generated. On the other hand, when an alarm is generated, the upper limit is incremented.
  • the upper limit exceeds the count result of the number of error corrections on reaching a certain value. As a result, no alarm is generated. That is, details of the number of error corrections can be grasped based on the signal outputted from the comparison circuit 17 .
  • the semiconductor memory device 10 a of the first embodiment may be configured as follows. After completion of the counting of the number of error corrections by the counter 15 a , the upper limit increment/decrement signal is inputted to the register 16 a , so that the details of the number of error corrections may be grasped.
  • FIG. 4 shows a configuration of the semiconductor memory device of the fourth embodiment.
  • the semiconductor memory device 10 d of the fourth embodiment has the following function.
  • the semiconductor memory device 10 d has an error correction memory bit 12 a .
  • the bit 12 a stores error correction information of whether or not an error correction is performed, at every combination of the data bits and parity bits which are required to construct the ECC code (e.g., a hamming code) capable of 1-bit error correction.
  • a counter 15 b when a count start signal is inputted, counts the number of error corrections based on the error correction information stored in the error correction memory bit 12 a.
  • the memory cell array is generally configured by a 4-bit or 8-bit unit. That is, four or eight memory cells are selected on one column selection line.
  • the array is configured by a 8-bit unit
  • the hamming code is constructed using 7 parity bits to 64 data bits
  • a surplus of 1 bit occurs because 7 bits are required for the storage of the parity bits. Consequently, the surplus of 1 bit is allocated to the error correction memory bit 12 a , so that the function can be realized without increase of the memory cell array.
  • the semiconductor memory device 10 d first accesses all the address data of a memory cell array and then performs 1-bit error detection and 1-bit error correction using the error correction circuit 13 .
  • FIG. 5 is a timing chart showing a state of writing of error correction information into an error correction memory bit.
  • a read-out operation from the memory core is performed, for example, at every combination of 64 data bits and 7 parity bits, whereby 1-bit error detection and 1-bit error correction are performed by the error correction circuit 13 .
  • the result is written, as the error correction information, into the error correction memory bit 12 a of the memory core.
  • “1” is stored in the memory bit 12 a
  • “0” is stored in the memory bit 12 a .
  • FIG. 6 shows a storage state of the memory core after completion of writing of the error correction information into the error correction memory bit.
  • Error correction information of whether or not an error correction is performed is stored at every combination of the 64 data bits and 7 parity bits which are required to construct the ECC code capable of 1-bit error correction.
  • “1” is stored in the error correction memory bit
  • “0” is stored in the error correction memory bit.
  • FIG. 7 is a timing chart showing a state of read-out of an error correction memory bit and a state of counting of the number of error corrections.
  • each access to all the address data is repeated two or more times. Therefore, when the number of error corrections is directly counted by the counter 15 b , the same address is carelessly counted two or more times. As a result, there arises a problem that the correct number of error corrections cannot be grasped.
  • the error correction memory bit 12 a is used. Therefore, even if the error correction in the same address is performed two or more times, “1” is just overwritten into the error correction memory bit. Accordingly, when counting up this number, the correct number of error corrections can be counted.
  • FIG. 8 shows a configuration of the semiconductor memory device of the fifth embodiment.
  • the same elements as those in the semiconductor memory devices 10 a , 10 b , 10 c and 10 d of the first to fourth embodiments are indicated by the same reference numerals as in the devices 10 a , 10 b , 10 c and 10 d and the description is omitted.
  • the semiconductor memory device 10 e of the fifth embodiment has a configuration that the upper limit setting register 16 a and comparison circuit 17 shown in the semiconductor memory device 10 a of the first embodiment are added to the semiconductor memory device 10 d of the fourth embodiment.
  • the upper limit set in the register 16 a can be arbitrarily reset in response to the count result of the correct number of error corrections.
  • the semiconductor memory device 10 e of the fifth embodiment may be further configured as follows.
  • the count value memory signal as shown in FIG. 2 is allowed to be inputted into the register 16 a .
  • the register 16 a stores the count result by the counter 15 a instead of externally fetching the setting upper limit. As a result, deterioration with time can be more correctly grasped.
  • the upper limit of the number of error corrections can be changed in response to the upper limit setting signal inputted externally. Therefore, the upper limit of the number of error corrections can be arbitrarily set, for example, in response to the number of error corrections during the test operation.
  • the count result of the number of error corrections in the counter is set as the upper limit of the number of error corrections. Then, the upper limit and the count result after passing of a predetermined time are compared. Therefore, deterioration with time of the memory cell can be grasped.
  • the upper limit setting signal when the upper limit setting signal is inputted externally, the upper limit is incremented or decremented in synchronization with the clock signal. Then, the count result and the upper limit are compared. Therefore, details of the number of error corrections can be grasped by a signal from the comparator.
  • an error correction storage section in which the error correction information of whether or not an error correction is performed is stored at every combination of the data bits and parity bits required to construct a code capable of 1-bit error correction. Therefore, there can be solved a problem that at the time of counting the number of error corrections, the error correction in the same address is performed two or more times, so that the correct number of error corrections cannot be grasped, depending on the test pattern.

Abstract

Disclosed is a semiconductor memory device capable of arbitrarily setting an upper limit of the number of error corrections during a test operation. The semiconductor memory device has a counter, a register, and a comparison circuit. The counter counts the number of error corrections. The register, when an upper limit setting signal (in the case shown in FIG. 1, an external upper limit fetch signal) is externally inputted to change the upper limit of the number of error corrections, changes the upper limit. The comparison circuit compares the number of error corrections with the changed upper limit.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This is a Divisional Application, which claims the benefit of pending U.S. patent application Ser. No. 12/273,270, filed Nov. 18, 2008, which claims the benefit of U.S. patent application Ser. No. 11/102,715, filed Apr. 11, 2005, now patented U.S. Pat. No. 7,467,337, issued Dec. 16, 2008, which also claims the benefit of Japanese Patent Application No. 2004-370316, filed Dec. 22, 2004. The entire contents of which are incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a semiconductor memory device, and particularly to a semiconductor memory device having an error correction function.
  • 2. Description of the Related Art
  • In a semiconductor memory device such as a DRAM (Dynamic Random Access Memory) mounted on computer equipments, a necessary memory capacity rapidly increases in recent years. In response to the increase in memory capacity, a miniaturization technique progresses. However, when the miniaturization technique progresses, reliability in a memory cell is reduced. In order to prevent the reduction in reliability, the following redundant technique has been used. An extra memory region (redundant region) is provided in a memory cell array. In place of a defective memory cell in a normal memory cell array region, a non-defective memory cell in the redundant region is selected to relieve defects. According to this technique, although the reduction in the reliability of products themselves can be prevented, the following problem occurs in recent years. In the memory cell requiring a refresh operation, such as a DRAM cell, a data retention time is suddenly degraded, and thereby defects occur after packaging or shipping of products.
  • One example of countermeasures for the defects caused by data retention time degradation includes a method of mounting an ECC (Error Checking and Correcting) function. In the method of mounting a commonly used ECC function capable of 1-bit error correction, even when read-out data have an error of 1-bit, the error can be corrected using the ECC function. Further, a method of mounting the ECC function to allow it to take over the repair of defects by the redundant technique is also considered. More specifically, when the error within the ECC code (e.g., hamming code) is a 1-bit error, the error correction is performed by each read-out operation in a state of a 1-bit error without using the redundant region.
  • Therefore, a single-bit defect (it means a defect that not two or more defects but only one defect is generated by one read-out operation due to BL (bit line) short/open) to some extent can be repaired without using the redundant region. As a result, even defective chips which are heretofore discarded due to excessive amounts of defective bits that cannot be repaired using a predetermined redundant region can be changed into non-defective chips. Therefore, this can contribute to improvement in the yield.
  • However, when the number of single-bit defects of which the repair by the redundant technique can be taken over by the ECC function is too large, a probability of repair defective bits caused by a data retention time degradation is reduced. Accordingly, what becomes important here is as follows. The first point is that the number of defective bits of which the repair by the redundant technique can be taken over by the ECC function is determined at the time of packaging or shipping chips as products. The second point is that the test operation can be performed.
  • For that purpose, a semiconductor memory device having a counter, a register, a comparison circuit, and an output circuit is required. Each element has the following function. The counter can count the number of error corrections. The register can set the upper limit of the number of error corrections. The comparison circuit can compare values of the counter with those of the register. The output circuit can output the comparison results.
  • The semiconductor memory device having the above-described functions is disclosed, for example, in Japanese Unexamined Patent Publication No. 49-60450 (p. 3, FIG. 2), Japanese Unexamined Patent Publication No. 1-94599 (pp. 4-5, FIG. 1), and Japanese Unexamined Patent Publication No. 6-131884 (paragraph numbers [0006] to [0008], and FIG. 1). The semiconductor memory device has the following configuration.
  • FIG. 9 shows a configuration of a conventional semiconductor memory device.
  • A conventional semiconductor memory device 20 has a data bit section 21, a parity bit section 22, an error correction circuit 23, a parity calculation circuit 24, a counter 25, a register 26, a comparison circuit 27, an output circuit 28 and an input circuit 29. The data bit section 21 stores a data bit out of data stored in a memory cell array comprised of memory cores (not shown). The parity bit section 22 stores a parity bit out of data stored in a memory cell array comprised of memory cores (not shown). The error correction circuit 23 performs an error correction with reference to the data bit and the parity bit. The parity calculation circuit 24 generates a parity bit according to input data, for example, by the operation based on a hamming code. The counter 25 counts the number of error corrections. The register 26 stores an upper limit of the number of error corrections. The comparison circuit 27 compares the counted number of error corrections with the upper limit of the number of error corrections stored in the register 26.
  • In the conventional semiconductor memory device 20, the error correction circuit 23 performs a 1-bit error detection and a 1-bit error correction with reference to, for example, 64 data bits and 7 parity bits. When detecting a defective bit, the circuit 23 inverts the bit for the error correction and then, outputs the results through the output circuit 28. The counter 25 counts the number of error corrections when a count start signal is inputted during the test operation. The comparison circuit 27 compares the number of error corrections with the upper limit of the number of error corrections previously stored in the register 26, and thereby judging whether or not the number of error corrections exceeds a predetermined upper limit. When the number of error corrections exceeds the upper limit, the output circuit 28 generates an alarm.
  • The conventional semiconductor memory device, however, has some problems as described hereinbelow. The first problem is as follows. Even if the number of error corrections counted during the test operation is too large or too small with respect to the set upper limit, the upper limit cannot be arbitrarily set. This upper limit is an upper limit of the number of the defective bits of which the repair by the redundant technique can be taken over by the ECC function. Accordingly, defective bits beyond the upper limit are repaired by the redundant region. Therefore, the second problem is as follows. When the upper limit is too small, many redundant regions are required depending on the number of error corrections. On the contrary, when the upper limit is too large, a probability of relieving the defective bits caused by a data retention time degradation is reduced in the case where the number of error corrections is large.
  • The third problem is as follows. Due to deterioration with time of the memory cell, the number of the defective bits after the packaging or shipping increases more than that during the test operation in some cases. Despite this, there is no section for grasping this situation.
  • The fourth problem is as follows. Depending on the test pattern, the same address data are accessed two or more times in some cases and at this time, the defective bit is carelessly counted two or more times.
  • SUMMARY OF THE INVENTION
  • In view of the foregoing, it is an object of the present invention to provide a semiconductor memory device capable of arbitrarily setting an upper limit of the number of error corrections during a test operation.
  • It is another object of the present invention to provide a semiconductor memory device capable of grasping an increase of defective bits due to deterioration with time of a memory cell.
  • It is yet another object of the present invention to provide a semiconductor memory device capable of correctly counting the number of error corrections.
  • To accomplish the above-described objects, according to one aspect of the present invention, there is provided a semiconductor memory device having an error correction function that corrects a defective bit. This semiconductor memory device comprises the following elements: a counter that counts the number of error corrections; an upper limit setting section that changes an upper limit of the number of error corrections in response to an upper limit setting signal inputted externally; and a comparator that compares the number of error corrections with the upper limit.
  • According to another aspect of the present invention, there is provided a semiconductor memory device having an error correction function that corrects a defective bit. This semiconductor memory device comprises the following elements: a counter that counts the number of error corrections; an upper limit setting section that, when an upper limit setting signal is inputted externally, sets a count result of the number of error corrections in the counter as an upper limit of the number of error corrections; and a comparator that compares the upper limit with the count result in the counter after the passing of a predetermined time.
  • According to yet another aspect of the present invention, there is provided a semiconductor memory device having an error correction function that corrects a defective bit. This semiconductor memory device comprises the following elements: a counter that counts the number of error corrections; an upper limit setting section that stores an upper limit of the number of error corrections and that, when an upper limit setting signal is externally inputted after completion of the counting in the counter, increments or decrements the upper limit in synchronization with a clock signal; and a comparator that compares a count result in the counter with the upper limit.
  • According to yet another aspect of the present invention, there is provided a semiconductor memory device having an error correction function that corrects a defective bit. This semiconductor memory device comprises the following element: an error correction memory section that stores error correction information of whether or not the error correction is performed, at every combination of data bits and parity bits required to construct a code capable of 1-bit error correction.
  • The above and other objects, features and advantages of the present invention will become apparent from the following description when taken in conjunction with the accompanying drawings which illustrate preferred embodiments of the present invention by way of example.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a configuration of a semiconductor memory device according to a first embodiment of the present invention.
  • FIG. 2 shows a configuration of a semiconductor memory device according to a second embodiment of the present invention.
  • FIG. 3 shows a configuration of a semiconductor memory device according to a third embodiment of the present invention.
  • FIG. 4 shows a configuration of a semiconductor memory device according to a fourth embodiment of the present invention.
  • FIG. 5 is a timing chart showing a state of writing of error correction information into an error correction memory bit.
  • FIG. 6 shows a storage state of a memory core after the writing of error correction information into an error correction memory bit.
  • FIG. 7 is a timing chart showing a state of read-out of an error correction memory bit and a state of counting of the number of error corrections.
  • FIG. 8 shows a configuration of a semiconductor memory device according to a fifth embodiment of the present invention.
  • FIG. 9 shows a configuration of a conventional semiconductor memory device.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Preferred embodiment of the present invention will be described in detail below with reference to the accompanying drawings, wherein like reference numerals refer to like elements throughout.
  • FIG. 1 shows a configuration of a semiconductor memory device according to a first embodiment of the present invention.
  • The semiconductor memory device 10 a of the first embodiment has the following elements: a data bit section 11 that stores a data bit; a parity bit section 12 that stores a parity bit; an error correction circuit 13 that performs an error correction with reference to the data bit and the parity bit; a parity calculation circuit 14 that generates a parity bit in response to input data by the calculation based on, for example, a hamming code; a counter 15 a that counts the number of error corrections; a register 16 a that sets an upper limit of the number of error corrections; a comparison circuit 17 that compares the counted number of error corrections with the upper limit of the number of error corrections stored in the register 16 a; an output circuit 18; and an input circuit 19.
  • The data bit section 11 and the parity bit section 12 each are configured by memory cell arrays comprised of memory cores (not shown). The memory cell array is configured by a 4-bit or 8-bit unit such that four or eight memory cells are selected on one column selection line.
  • A sense amplifier, a write amplifier, or a column decoder or row decoder that specifies an address is omitted in the figure.
  • In the semiconductor memory device 10 a of the first embodiment, the register 16 a that stores the upper limit of the number of error corrections is different from that of a conventional semiconductor memory device. More specifically, the register 16 a changes the upper limit in response to the upper limit setting signal (which is hereinafter referred to as an “external upper limit fetch signal” in the first embodiment) inputted externally. A setting upper limit is fetched in the register 16 a through data input/output pins (not shown), for example, when the external upper limit fetch signal goes to a high level during the test operation. The upper limit is an upper limit of the number of defective bits of which the repair by the redundant technique can be taken over by the ECC function.
  • Operations of the semiconductor memory device 10 a are described below.
  • At the time of data writing, data inputted from the data input/output pins (not shown) are stored in a specified address in the data bit section 11 through the input circuit 19. On this occasion, the parity calculation circuit 14 generates a parity bit in response to input data by the calculation based on an ECC code (e.g., a hamming code). Then, the parity bit section 12 stores the generated parity bit in a predetermined address.
  • For example, when constructing the ECC code capable of 1-bit error correction, the following parity bits each are generated. The parity bits of 4 bits, 5 bits, 7 bits and 8 bits are generated for the data bits of 8 bits, 16 bits, 64 bits and 128 bits, respectively. Then, the generated parity bits are stored in the parity bit section 12.
  • On the other hand, at the time of data read-out operation, for example, the 64 data bits and 7 parity bits which are required to construct the ECC code are read out in one read-out operation from the addresses specified in the data bit section 11 and the parity bit section 12. On this occasion, the error correction circuit 13 performs a 1-bit error detection and a 1-bit error correction with reference to the data bits and the parity bits. When detecting a defective bit, the circuit 13 inverts the bit for the error correction and outputs the corrected data.
  • Next, operations during the test are described.
  • During the test operation, addresses are incremented or decremented according to a predetermined test pattern, so that all the address data of the data bit section 11 and the parity bit section 12 are accessed. The error correction circuit 13 performs a 1-bit error detection and a 1-bit error correction with reference to, for example, the 64 data bits and the 7 parity bits corresponding thereto, which are required to construct the ECC code. The counter 15 a starts a counting operation of the number of error corrections when a count start signal inputted from an external pin goes to a high level during the test operation. At this time, a count value outputted from the counter and the upper limit of the number of error corrections stored in the register 16 a are inputted into the comparison circuit 17 and compared. The comparison result in the comparison circuit 17 is outputted through the output circuit 18. When the count value in the counter 15 a does not reach the upper limit set in the register 16 a, the counter 15 a continuously counts the number of error corrections. When the test using a predetermined test pattern is completed, for example, the count start signal inputted into the counter 15 a goes to a low level and as a result, the counter 15 a stops the counting operation of the number of error corrections. Further, when the count value in the counter 15 a reaches the upper limit during the test operation, the output circuit 18 generates, for example, an alarm and as a result, the counter 15 a stops the counting operation.
  • Incidentally, this upper limit is an upper limit of the number of defective bits of which the repair by the redundant technique can be taken over by the ECC function. Therefore, when the upper limit is too small, many redundant regions are required depending on the number of error corrections. On the contrary, when the upper limit is too large, a probability of relieving the defective bits caused by a data retention time degradation is reduced in the case where the number of error corrections is large. Therefore, the semiconductor memory device 10 a of the first embodiment is configured such that the upper limit set in the register 16 a can be adjusted during the test operation. More specifically, after completion of the counting of the number of error corrections, when the external upper limit fetch signal inputted goes to, for example, a high level, the register 16 a fetches the setting upper limit from the data input/output pins (not shown) and sets it as a new upper limit.
  • The register 16 a sets the upper limit, for example as follows. After completion of the counting of the number of error corrections, the register 16 a changes the upper limit according to generation of an alarm. Based on whether or not the generation of an alarm changes by the change of the upper limit, the register 16 a detects the approximate number of error corrections. In addition, the defective bit caused by the data retention time degradation is estimated. Thus, the upper limit is set. As a result, the upper limit can be set according to the number of error corrections during the test.
  • Next, the semiconductor memory device of a second embodiment is described.
  • FIG. 2 shows a configuration of the semiconductor memory device according to the second embodiment of the present invention.
  • In the diagram, the same elements as those in the semiconductor memory device 10 a of the first embodiment are indicated by the same reference numerals as in the device 10 a and the description is omitted.
  • In the semiconductor memory device 10 b of the second embodiment, a register 16 b that sets an upper limit is different from the register 16 a in the semiconductor memory device 10 a of the first embodiment. When the upper limit setting signal (referred to as a “count value memory signal” in the second embodiment) is inputted (goes to a high level) externally, the register 16 b sets a count result of the number of error corrections in the counter 15 a as the upper limit of the number of error corrections.
  • Operations of the semiconductor memory device 10 b of the second embodiment are described below. Operations during the reading and the writing are the same as those in the semiconductor memory device 10 a of the first embodiment and the description is omitted.
  • During the test operation, after completion of counting of the number of error corrections by the counter 15 a, when the count value memory signal goes to, for example, a high level, the register 16 b stores the count result. After passing of a predetermined time in which a stress test is performed, a test is performed again by using the same test pattern as that used in a previous test. The comparison circuit 17 compares the previous count result which is set in the register 16 b with this count result which is outputted from the counter 15 a. When this count result increases more than the previous one, the output circuit 18 generates, for example, an alarm. Therefore, deterioration with time can be grasped.
  • In addition, the semiconductor memory device 10 a of the first embodiment may be configured as follows. The count value memory signal is allowed to be inputted into the register 16 a. When the signal goes to a high level, the register 16 a stores the count value in the counter 15 a instead of fetching the upper limit externally.
  • Next, a semiconductor memory device of a third embodiment is described.
  • FIG. 3 shows a configuration of the semiconductor memory device according to the third embodiment of the present invention.
  • In the diagram, the same elements as those in the semiconductor memory devices 10 a and 10 b of the first and second embodiments are indicated by the same reference numerals as those in the devices 10 a and 10 b and the description is omitted.
  • In the semiconductor memory device 10 c of the third embodiment, the register 16 c is different from the register 16 a in the semiconductor memory device 10 a of the first embodiment. When the upper limit setting signal (referred to as an “upper limit increment/decrement signal” in the third embodiment) is externally inputted (goes to a high level), the register 16 c increments or decrements the upper limit in synchronization with a clock signal.
  • Operations of the semiconductor memory device 10 c of the third embodiment are described below. Operations during the reading and the writing are the same as those in the semiconductor memory devices 10 a and 10 b of the first and second embodiments and the description is omitted.
  • During the test operation, after completion of counting of the number of error corrections by the counter 15 a, when the upper limit increment/decrement signal goes to, for example, a high level, the register 16 c increments or decrements the previously stored upper limit in synchronization with a clock signal. On each occasion, the comparison circuit 17 compares the count result of the number of error corrections with the upper limit. For example, when no alarm is generated, the upper limit is decremented. By doing so, the upper limit is made smaller than the count result of the number of error corrections on reaching a certain value. As a result, an alarm is generated. On the other hand, when an alarm is generated, the upper limit is incremented. By doing so, the upper limit exceeds the count result of the number of error corrections on reaching a certain value. As a result, no alarm is generated. That is, details of the number of error corrections can be grasped based on the signal outputted from the comparison circuit 17.
  • In addition, the semiconductor memory device 10 a of the first embodiment may be configured as follows. After completion of the counting of the number of error corrections by the counter 15 a, the upper limit increment/decrement signal is inputted to the register 16 a, so that the details of the number of error corrections may be grasped.
  • Next, a semiconductor memory device of a fourth embodiment is described.
  • FIG. 4 shows a configuration of the semiconductor memory device of the fourth embodiment.
  • In the diagram, the same elements as those in the semiconductor memory devices 10 a, 10 b and 10 c of the first to third embodiments are indicated by the same reference numerals as those in the devices 10 a, 10 b and 10 c and the description is omitted.
  • The semiconductor memory device 10 d of the fourth embodiment has the following function. When performing a test using a test pattern that the same address data are accessed two or more times, a defective bit is prevented from being counted two or more times. In order to realize the function, the semiconductor memory device 10 d has an error correction memory bit 12 a. The bit 12 a stores error correction information of whether or not an error correction is performed, at every combination of the data bits and parity bits which are required to construct the ECC code (e.g., a hamming code) capable of 1-bit error correction. A counter 15 b, when a count start signal is inputted, counts the number of error corrections based on the error correction information stored in the error correction memory bit 12 a.
  • The memory cell array is generally configured by a 4-bit or 8-bit unit. That is, four or eight memory cells are selected on one column selection line. For example, in the case where the array is configured by a 8-bit unit, when the hamming code is constructed using 7 parity bits to 64 data bits, a surplus of 1 bit occurs because 7 bits are required for the storage of the parity bits. Consequently, the surplus of 1 bit is allocated to the error correction memory bit 12 a, so that the function can be realized without increase of the memory cell array.
  • Operations of the semiconductor memory device 10 d of the fourth embodiment are described below.
  • Operations during the reading and the writing are the same as those in the semiconductor memory devices 10 a, 10 b and 10 c of the first to third embodiments and the description is omitted.
  • During the test operation, the semiconductor memory device 10 d first accesses all the address data of a memory cell array and then performs 1-bit error detection and 1-bit error correction using the error correction circuit 13.
  • FIG. 5 is a timing chart showing a state of writing of error correction information into an error correction memory bit.
  • Herein, an address Add (0) is first selected.
  • Then, a read-out operation from the memory core (Core) is performed, for example, at every combination of 64 data bits and 7 parity bits, whereby 1-bit error detection and 1-bit error correction are performed by the error correction circuit 13. The result is written, as the error correction information, into the error correction memory bit 12 a of the memory core. For example, when the error correction is performed, “1” is stored in the memory bit 12 a, and when the error correction is not performed, “0” is stored in the memory bit 12 a. When performing the above-described processing for all of the addresses Add (1), Add (2), . . . , Add (m-1) and Add (m), all the address data are accessed, whereby the error correction information is written into the error correction memory bit 12 a.
  • FIG. 6 shows a storage state of the memory core after completion of writing of the error correction information into the error correction memory bit.
  • Error correction information of whether or not an error correction is performed is stored at every combination of the 64 data bits and 7 parity bits which are required to construct the ECC code capable of 1-bit error correction. When the error correction is performed, “1” is stored in the error correction memory bit, and when the error correction is not performed, “0” is stored in the error correction memory bit.
  • Next, operations at the time of counting the number of error corrections are described.
  • FIG. 7 is a timing chart showing a state of read-out of an error correction memory bit and a state of counting of the number of error corrections.
  • For example, when the count start signal is inputted into the counter 15 b, all of the addresses Add (0) to Add (m) are continuously selected for the read-out operation. As a result, data of the error correction memory bit 12 a are read out inside the memory core (not shown). The counter 15 b counts up only when the datum of the error correction memory bit 12 a is stored using “1” which means that the error correction is performed. FIG. 7 shows that as a result of the counting, the number of errors is 5807 (16AF in a hexadecimal number). The count result is outputted through the output circuit 18.
  • In a normal test pattern, each access to all the address data is repeated two or more times. Therefore, when the number of error corrections is directly counted by the counter 15 b, the same address is carelessly counted two or more times. As a result, there arises a problem that the correct number of error corrections cannot be grasped. However, in the semiconductor memory device 10 d of the fourth embodiment, the error correction memory bit 12 a is used. Therefore, even if the error correction in the same address is performed two or more times, “1” is just overwritten into the error correction memory bit. Accordingly, when counting up this number, the correct number of error corrections can be counted.
  • Next, a semiconductor memory device of a fifth embodiment is described.
  • FIG. 8 shows a configuration of the semiconductor memory device of the fifth embodiment.
  • In the diagram, the same elements as those in the semiconductor memory devices 10 a, 10 b, 10 c and 10 d of the first to fourth embodiments are indicated by the same reference numerals as in the devices 10 a, 10 b, 10 c and 10 d and the description is omitted.
  • The semiconductor memory device 10 e of the fifth embodiment has a configuration that the upper limit setting register 16 a and comparison circuit 17 shown in the semiconductor memory device 10 a of the first embodiment are added to the semiconductor memory device 10 d of the fourth embodiment.
  • According to the configuration as described above, the upper limit set in the register 16 a can be arbitrarily reset in response to the count result of the correct number of error corrections.
  • In addition, the semiconductor memory device 10 e of the fifth embodiment may be further configured as follows. The count value memory signal as shown in FIG. 2 is allowed to be inputted into the register 16 a. When the signal goes to a high level, the register 16 a stores the count result by the counter 15 a instead of externally fetching the setting upper limit. As a result, deterioration with time can be more correctly grasped.
  • According to the present invention, the upper limit of the number of error corrections can be changed in response to the upper limit setting signal inputted externally. Therefore, the upper limit of the number of error corrections can be arbitrarily set, for example, in response to the number of error corrections during the test operation.
  • Further, when the upper limit setting signal is inputted externally, the count result of the number of error corrections in the counter is set as the upper limit of the number of error corrections. Then, the upper limit and the count result after passing of a predetermined time are compared. Therefore, deterioration with time of the memory cell can be grasped.
  • Further, after completion of the counting of the number of error corrections, when the upper limit setting signal is inputted externally, the upper limit is incremented or decremented in synchronization with the clock signal. Then, the count result and the upper limit are compared. Therefore, details of the number of error corrections can be grasped by a signal from the comparator.
  • Further, an error correction storage section is provided in which the error correction information of whether or not an error correction is performed is stored at every combination of the data bits and parity bits required to construct a code capable of 1-bit error correction. Therefore, there can be solved a problem that at the time of counting the number of error corrections, the error correction in the same address is performed two or more times, so that the correct number of error corrections cannot be grasped, depending on the test pattern.
  • The foregoing is considered as illustrative only of the principles of the present invention. Further, since numerous modifications and changes will readily occur to those skilled in the art, it is not desired to limit the invention to the exact construction and applications shown and described, and accordingly, all suitable modifications and equivalents may be regarded as falling within the scope of the invention in the appended claims and their equivalents.

Claims (2)

1-5. (canceled)
6. A method for controlling a semiconductor memory device having an error correction function of correcting a defective bit, the method comprising:
counting, as a first value, a. number of error corrections in a first test operation of the semiconductor memory device using a first test pattern, and storing the first value in a storage unit;
counting, as a second value, a number of error corrections in a second test operation of the semiconductor memory device using the first test pattern after a stress test is performed;
comparing the second value with the first value stored in the storage unit; and outputting an alarm in a case where the second value is greater than the first value.
US13/251,802 2004-12-22 2011-10-03 Semiconductor memory device Abandoned US20120030527A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/251,802 US20120030527A1 (en) 2004-12-22 2011-10-03 Semiconductor memory device

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
JP2004-370316 2004-12-22
JP2004370316A JP2006179101A (en) 2004-12-22 2004-12-22 Semiconductor storage device
US11/102,715 US7467337B2 (en) 2004-12-22 2005-04-11 Semiconductor memory device
US12/273,270 US20090077432A1 (en) 2004-12-22 2008-11-18 Semiconductor Memory Device
US13/251,802 US20120030527A1 (en) 2004-12-22 2011-10-03 Semiconductor memory device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/273,270 Division US20090077432A1 (en) 2004-12-22 2008-11-18 Semiconductor Memory Device

Publications (1)

Publication Number Publication Date
US20120030527A1 true US20120030527A1 (en) 2012-02-02

Family

ID=36654757

Family Applications (3)

Application Number Title Priority Date Filing Date
US11/102,715 Expired - Fee Related US7467337B2 (en) 2004-12-22 2005-04-11 Semiconductor memory device
US12/273,270 Abandoned US20090077432A1 (en) 2004-12-22 2008-11-18 Semiconductor Memory Device
US13/251,802 Abandoned US20120030527A1 (en) 2004-12-22 2011-10-03 Semiconductor memory device

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US11/102,715 Expired - Fee Related US7467337B2 (en) 2004-12-22 2005-04-11 Semiconductor memory device
US12/273,270 Abandoned US20090077432A1 (en) 2004-12-22 2008-11-18 Semiconductor Memory Device

Country Status (2)

Country Link
US (3) US7467337B2 (en)
JP (1) JP2006179101A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130142240A1 (en) * 2011-12-02 2013-06-06 Seiko Epson Corporation Signal receiving method and receiver
CN107704387A (en) * 2017-09-26 2018-02-16 恒生电子股份有限公司 For the method, apparatus of system early warning, electronic equipment and computer-readable medium
CN116578453A (en) * 2023-04-25 2023-08-11 深圳市晶存科技有限公司 Method and device for reducing defective rate of memory chip, electronic equipment and storage medium

Families Citing this family (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7392436B2 (en) * 2003-05-08 2008-06-24 Micron Technology, Inc. Program failure recovery
KR100630710B1 (en) * 2004-11-04 2006-10-02 삼성전자주식회사 Fail bit detection device of semiconductor memory for detecting multiple fail bit
JP4261461B2 (en) * 2004-11-05 2009-04-30 株式会社東芝 Semiconductor integrated circuit device and nonvolatile memory system using the same
US7373583B2 (en) * 2005-05-19 2008-05-13 Infineon Technologies North America Corp. ECC flag for testing on-chip error correction circuit
US20060265636A1 (en) * 2005-05-19 2006-11-23 Klaus Hummler Optimized testing of on-chip error correction circuit
JP2008080624A (en) * 2006-09-27 2008-04-10 Oki Data Corp Image forming device
KR100905712B1 (en) 2006-09-29 2009-07-01 삼성전자주식회사 Parallel Bit Test device using Error Correct Code
US7840876B2 (en) 2007-02-20 2010-11-23 Qimonda Ag Power savings for memory with error correction mode
US8464007B2 (en) * 2007-03-26 2013-06-11 Cray Inc. Systems and methods for read/write phase request servicing
US8065573B2 (en) * 2007-03-26 2011-11-22 Cray Inc. Method and apparatus for tracking, reporting and correcting single-bit memory errors
US8245087B2 (en) 2007-03-26 2012-08-14 Cray Inc. Multi-bit memory error management
US20090132876A1 (en) * 2007-11-19 2009-05-21 Ronald Ernest Freking Maintaining Error Statistics Concurrently Across Multiple Memory Ranks
US8122320B2 (en) * 2008-01-22 2012-02-21 Qimonda Ag Integrated circuit including an ECC error counter
TWI397080B (en) * 2009-03-12 2013-05-21 Realtek Semiconductor Corp Memory apparatus and testing method thereof
US8806144B2 (en) * 2009-05-12 2014-08-12 Stec, Inc. Flash storage device with read cache
US8412987B2 (en) * 2009-06-30 2013-04-02 Micron Technology, Inc. Non-volatile memory to store memory remap information
US20100332950A1 (en) * 2009-06-30 2010-12-30 Gurkirat Billing Bit error threshold and content addressable memory to address a remapped memory device
US8412985B1 (en) 2009-06-30 2013-04-02 Micron Technology, Inc. Hardwired remapped memory
US8495467B1 (en) 2009-06-30 2013-07-23 Micron Technology, Inc. Switchable on-die memory error correcting engine
CN101937722B (en) * 2009-06-30 2013-06-05 瑞昱半导体股份有限公司 Memory device and relevant test method thereof
US20100332894A1 (en) * 2009-06-30 2010-12-30 Stephen Bowers Bit error threshold and remapping a memory device
US20110041005A1 (en) * 2009-08-11 2011-02-17 Selinger Robert D Controller and Method for Providing Read Status and Spare Block Management Information in a Flash Memory System
US8566686B2 (en) * 2011-05-13 2013-10-22 Lsi Corporation System and method for optimizing read-modify-write operations in a RAID 6 volume
US9575125B1 (en) * 2012-10-11 2017-02-21 Everspin Technologies, Inc. Memory device with reduced test time
KR20150033859A (en) * 2013-09-25 2015-04-02 삼성전자주식회사 Semiconductor memory device and memory system including the same
US20150222291A1 (en) * 2014-02-05 2015-08-06 Kabushiki Kaisha Toshiba Memory controller, storage device and memory control method
KR20150130888A (en) * 2014-05-14 2015-11-24 에스케이하이닉스 주식회사 Semicondcutor memory device performing self repair operation
US9583219B2 (en) * 2014-09-27 2017-02-28 Qualcomm Incorporated Method and apparatus for in-system repair of memory in burst refresh
KR101860809B1 (en) * 2015-09-30 2018-07-06 서울대학교산학협력단 Memory system and error correction method thereof
JP6799262B2 (en) * 2017-03-03 2020-12-16 富士通株式会社 Arithmetic processing unit and control method of arithmetic processing unit
US10777297B2 (en) * 2018-12-10 2020-09-15 Micron Technology, Inc. Age-based refresh of firmware
KR20230021949A (en) * 2021-08-06 2023-02-14 삼성전자주식회사 Memory device and operating method thereof

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5862088A (en) * 1997-04-14 1999-01-19 Advantest Corporation Apparatus and method for testing a memory
US6058047A (en) * 1996-08-16 2000-05-02 Tokyo Electron Limited Semiconductor memory device having error detection and correction
US6501692B1 (en) * 2001-09-17 2002-12-31 Cirrus Logic, Inc. Circuit and method for stress testing a static random access memory (SRAM) device
US20030237061A1 (en) * 2002-06-19 2003-12-25 Formfactor, Inc. Test method for yielding a known good die
US6785785B2 (en) * 2000-01-25 2004-08-31 Hewlett-Packard Development Company, L.P. Method for supporting multi-level stripping of non-homogeneous memory to maximize concurrency
US6961880B2 (en) * 2001-07-30 2005-11-01 Infineon Technologies Ag Recording test information to identify memory cell errors

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5235585B2 (en) * 1972-10-12 1977-09-09
US4339657A (en) * 1980-02-06 1982-07-13 International Business Machines Corporation Error logging for automatic apparatus
JPH0194599A (en) 1987-10-05 1989-04-13 Mitsubishi Electric Corp Semiconductor memory device
JPH0387000A (en) * 1989-08-30 1991-04-11 Mitsubishi Electric Corp Semiconductor memory device
JPH03144819A (en) * 1989-10-31 1991-06-20 Toshiba Mach Co Ltd Help function activating device
JP2617026B2 (en) * 1989-12-22 1997-06-04 インターナショナル・ビジネス・マシーンズ・コーポレーション Fault Tolerant Memory System
JPH054266U (en) 1991-07-03 1993-01-22 横河電機株式会社 Memory device
US5267242A (en) * 1991-09-05 1993-11-30 International Business Machines Corporation Method and apparatus for substituting spare memory chip for malfunctioning memory chip with scrubbing
US5361227A (en) * 1991-12-19 1994-11-01 Kabushiki Kaisha Toshiba Non-volatile semiconductor memory device and memory system using the same
JP3178912B2 (en) * 1992-10-14 2001-06-25 株式会社東芝 Semiconductor memory chip
US6223311B1 (en) * 1995-03-15 2001-04-24 Hitachi, Ltd. Semiconductor memory device having deterioration determining function
US5867642A (en) * 1995-08-10 1999-02-02 Dell Usa, L.P. System and method to coherently and dynamically remap an at-risk memory area by simultaneously writing two memory areas
US6480982B1 (en) * 1999-06-04 2002-11-12 International Business Machines Corporation Computer RAM memory system with enhanced scrubbing and sparing
JP3937214B2 (en) 1999-09-17 2007-06-27 株式会社ルネサステクノロジ Storage device for recording error correction count
US6976197B2 (en) * 2001-10-25 2005-12-13 International Business Machines Corporation Apparatus and method for error logging on a memory module
JP4073799B2 (en) * 2003-02-07 2008-04-09 株式会社ルネサステクノロジ Memory system
JP4256198B2 (en) * 2003-04-22 2009-04-22 株式会社東芝 Data storage system
US6937531B2 (en) * 2003-07-21 2005-08-30 Infineon Technologies Ag Memory device and method of storing fail addresses of a memory cell

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6058047A (en) * 1996-08-16 2000-05-02 Tokyo Electron Limited Semiconductor memory device having error detection and correction
US5862088A (en) * 1997-04-14 1999-01-19 Advantest Corporation Apparatus and method for testing a memory
US6785785B2 (en) * 2000-01-25 2004-08-31 Hewlett-Packard Development Company, L.P. Method for supporting multi-level stripping of non-homogeneous memory to maximize concurrency
US6961880B2 (en) * 2001-07-30 2005-11-01 Infineon Technologies Ag Recording test information to identify memory cell errors
US6501692B1 (en) * 2001-09-17 2002-12-31 Cirrus Logic, Inc. Circuit and method for stress testing a static random access memory (SRAM) device
US20030237061A1 (en) * 2002-06-19 2003-12-25 Formfactor, Inc. Test method for yielding a known good die

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130142240A1 (en) * 2011-12-02 2013-06-06 Seiko Epson Corporation Signal receiving method and receiver
US8908805B2 (en) * 2011-12-02 2014-12-09 Seiko Epson Corporation Signal receiving method and receiver with error detection and correction
CN107704387A (en) * 2017-09-26 2018-02-16 恒生电子股份有限公司 For the method, apparatus of system early warning, electronic equipment and computer-readable medium
CN116578453A (en) * 2023-04-25 2023-08-11 深圳市晶存科技有限公司 Method and device for reducing defective rate of memory chip, electronic equipment and storage medium

Also Published As

Publication number Publication date
JP2006179101A (en) 2006-07-06
US20060156192A1 (en) 2006-07-13
US20090077432A1 (en) 2009-03-19
US7467337B2 (en) 2008-12-16

Similar Documents

Publication Publication Date Title
US7467337B2 (en) Semiconductor memory device
US11393519B2 (en) Semiconductor memory devices and methods of operating the semiconductor memory devices
US10446253B2 (en) Semiconductor memory device and repair method thereof
US7447950B2 (en) Memory device and memory error correction method
KR101203764B1 (en) Systems, methods, and apparatuses to save memory self-refresh power
US20190243708A1 (en) Semiconductor memory devices, memory systems, and methods of operating the semiconductor memory devices
JP3892832B2 (en) Semiconductor memory device
US11656935B2 (en) Semiconductor memory devices and memory systems
US20070079226A1 (en) Semiconductor memory device
US6822913B2 (en) Integrated memory and method for operating an integrated memory
US7385849B2 (en) Semiconductor integrated circuit device
US10916325B2 (en) Memory chip and test system including the same
US11392454B2 (en) Memory controllers, memory systems and memory modules
US11437115B2 (en) Semiconductor memory devices and methods of operating semiconductor memory devices
US11651832B2 (en) Memory device and test method thereof
US20050240838A1 (en) Semiconductor memory device having code bit cell array
US10802759B2 (en) Memory system including memory device and memory controller, and operating method thereof
JP4627411B2 (en) Memory device and memory error correction method
CN110046056B (en) Memory device for detecting and correcting data errors and method of operating the same
US11626181B2 (en) Semiconductor memory devices and methods of operating semiconductor memory devices
US20030046630A1 (en) Memory using error-correcting codes to correct stored data in background
US6279129B1 (en) Configuration of memory cells and method of checking the operation of memory cells
US8078947B2 (en) Data processing circuit and method
JP5263251B2 (en) Semiconductor memory device
US11928026B2 (en) Memory and operation method of memory

Legal Events

Date Code Title Description
AS Assignment

Owner name: FUJITSU MICROELECTRONICS LIMITED, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FUJITSU LIMITED;REEL/FRAME:027201/0160

Effective date: 20100218

Owner name: FUJITSU LIMITED, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NAKAMURA, TOSHIKAZU;KIKUTAKE, AKIRA;KAWABATA, KUNINORI;AND OTHERS;SIGNING DATES FROM 20050308 TO 20050309;REEL/FRAME:027198/0258

AS Assignment

Owner name: FUJITSU SEMICONDUCTOR LIMITED, JAPAN

Free format text: CHANGE OF NAME;ASSIGNOR:FUJITSU MICROELECTRONICS LIMITED;REEL/FRAME:027205/0353

Effective date: 20100401

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION