US20090225602A1 - Multi-state memory cell - Google Patents

Multi-state memory cell Download PDF

Info

Publication number
US20090225602A1
US20090225602A1 US12/465,223 US46522309A US2009225602A1 US 20090225602 A1 US20090225602 A1 US 20090225602A1 US 46522309 A US46522309 A US 46522309A US 2009225602 A1 US2009225602 A1 US 2009225602A1
Authority
US
United States
Prior art keywords
charge
memory cell
gate
floating
segments
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/465,223
Inventor
Gurtej S. Sandhu
Mirzafer Abatchev
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US12/465,223 priority Critical patent/US20090225602A1/en
Publication of US20090225602A1 publication Critical patent/US20090225602A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7887Programmable transistors with more than two possible different levels of programmation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40114Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66825Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a floating gate

Definitions

  • the present invention relates generally to semiconductor memory devices, and in particular, the present invention relates to multi-state memory cells having a segmented floating gate.
  • Memory devices are typically provided as internal storage areas in the computer.
  • the term memory identifies data storage that comes in the form of integrated circuit chips.
  • memory devices contain an array of memory cells for storing data, and row and column decoder circuits coupled to the array of memory cells for accessing the array of memory cells in response to an external address.
  • Flash memory is a non-volatile memory known as Flash memory.
  • a flash memory is a type of EEPROM (electrically-erasable programmable read-only memory) that can be erased and reprogrammed in blocks.
  • PCs personal computers
  • BIOS stored on a flash memory chip so that it can easily be updated if necessary.
  • BIOS is sometimes called a flash BIOS. Flash memory is also popular in wireless electronic devices because it enables the manufacturer to support new communication protocols as they become standardized and to provide the ability to remotely upgrade the device for enhanced features.
  • a typical flash memory comprises a memory array that includes a large number of memory cells arranged in row and column fashion.
  • Each of the memory cells includes a floating-gate field-effect transistor capable of holding a charge.
  • the cells are usually grouped into blocks.
  • Each of the cells within a block can be electrically programmed in a random basis by charging the floating gate.
  • the charge can be removed from the floating gate by a block erase operation.
  • the data in a cell is determined by the presence or absence of the charge in the floating gate.
  • Flash memory typically utilizes one of two basic architectures known as NOR flash and NAND flash. The designation is derived from the logic used to read the devices.
  • NOR flash architecture a column of memory cells are coupled in parallel with each memory cell coupled to a bit line.
  • NAND flash architecture a column of memory cells are coupled in series with only the first memory cell of the column coupled to a bit line.
  • Multi-state memory cells are becoming more prevalent, allowing designers to further increase storage density.
  • Multi-state memory cells such as NROM (nitride read-only memory) or SONOS (silicon oxide nitride oxide silicon) memory cells utilize localized charge trapping in a nitride layer to alter the threshold voltage of a field-effect transistor. Because the charge is localized, the cell can exhibit a first threshold voltage when read in a forward direction and a second threshold voltage when read in a reverse direction, enabling the cell to store four data values, i.e., 00, 01, 10 and 11.
  • FIG. 1 is a simplified block diagram of a memory system in accordance with an embodiment of the invention.
  • FIG. 2 is a schematic of a NAND memory array in accordance with an embodiment of the invention.
  • FIG. 3 is a schematic of a NOR memory array in accordance with an embodiment of the invention.
  • FIGS. 4A-4I are cross-sectional views of a memory cell at various stages of fabrication in accordance with one embodiment of the invention.
  • FIG. 5 is a cross-sectional view of a memory cell of another embodiment of the invention.
  • FIG. 1 is a simplified block diagram of a memory system 100 , according to an embodiment of the invention.
  • Memory system 100 includes an integrated circuit flash memory device 102 that includes an array of floating-gate memory cells 104 , an address decoder 106 , row access circuitry 108 , column access circuitry 110 , control circuitry 112 , Input/Output (I/O) circuitry 114 , and an address buffer 116 .
  • Memory system 100 includes an external microprocessor 120 , or memory controller, electrically connected to memory device 102 for memory accessing as part of an electronic system.
  • the memory device 102 receives control signals from the processor 120 over a control link 122 .
  • the memory cells are used to store data that are accessed via a data (DQ) link 124 .
  • DQ data
  • Address signals are received via an address link 126 that are decoded at address decoder 106 to access the memory array 104 .
  • Address buffer circuit 116 latches the address signals.
  • the memory cells are accessed in response to the control signals and the address signals. It will be appreciated by those skilled in the art that additional circuitry and control signals can be provided, and that the memory device of FIG. 1 has been simplified to help focus on the invention.
  • the memory array 104 includes split-gate memory cells in accordance with the invention.
  • the memory array 104 can include a variety of architectures, such as a NAND architecture or a NOR architecture.
  • FIG. 2 is a schematic of a NAND memory array 200 as a portion of memory array 104 of FIG. 1 in accordance with another embodiment of the invention.
  • the memory array 200 includes word lines 202 1 to 202 N and intersecting local bit lines 204 1 to 204 M .
  • the number of word lines 202 and the number of bit lines 204 are each some power of two, e.g., 256 word lines 202 by 4,096 bit lines 204 .
  • the local bit lines 204 are coupled to global bit lines (not shown) in a many-to-one relationship.
  • Memory array 200 includes NAND strings 206 1 to 206 M .
  • Each NAND string includes floating-gate transistors 208 1 to 208 N , each located at an intersection of a word line 202 and a local bit line 204 .
  • the floating-gate transistors 208 represent non-volatile memory cells for storage of data.
  • the floating-gate transistors 208 of each NAND string 206 are connected in series source to drain between a source select gate 210 , e.g., a field-effect transistor (FET), and a drain select gate 212 , e.g., an FET.
  • Each source select gate 210 is located at an intersection of a local bit line 204 and a source select line 214
  • each drain select gate 212 is located at an intersection of a local bit line 204 and a drain select line 215 .
  • a source of each source select gate 210 is connected to a common source line 216 .
  • the drain of each source select gate 210 is connected to the source of the first floating-gate transistor 208 of the corresponding NAND string 206 .
  • the drain of source select gate 210 1 is connected to the source of floating-gate transistor 208 1 of the corresponding NAND string 206 1 .
  • a control gate 220 of each source select gate 210 is connected to source select line 214 .
  • each drain select gate 212 is connected to a local bit line 204 for the corresponding NAND string at a drain contact 228 .
  • the drain of drain select gate 212 1 is connected to the local bit line 204 1 for the corresponding NAND string 206 1 at drain contact 228 1 .
  • the source of each drain select gate 212 is connected to the drain of the last floating-gate transistor 208 of the corresponding NAND string 206 .
  • the source of drain select gate 212 1 is connected to the drain of floating-gate transistor 208 N of the corresponding NAND string 206 1 .
  • Typical construction of floating-gate transistors 208 includes a source 230 and a drain 232 , a floating gate 234 , and a control gate 236 , as shown in FIG. 2 .
  • Floating-gate transistors 208 have their control gates 236 coupled to a word line 202 .
  • a column of the floating-gate transistors 208 are those NAND strings 206 coupled to a given local bit line 204 .
  • a row of the floating-gate transistors 208 are those transistors commonly coupled to a given word line 202 .
  • FIG. 3 is a schematic of a NOR memory array 300 as a portion of memory array 104 of FIG. 1 in accordance with another embodiment of the invention.
  • Memory array 300 includes word lines 302 1 to 302 P and intersecting local bit lines 304 1 to 304 Q .
  • the number of word lines 302 and the number of bit lines 304 are each some power of two, e.g., 256 word lines 302 by 4,096 bit lines 304 .
  • the local bit lines 304 are coupled to global bit lines (not shown) in a many-to-one relationship.
  • Floating-gate transistors 308 are located at each intersection of a word line 302 and a local bit line 304 .
  • the floating-gate transistors 308 represent non-volatile memory cells for storage of data.
  • Typical construction of such floating-gate transistors 308 includes a source 310 and a drain 312 , a floating gate 314 , and a control gate 316 .
  • Floating-gate transistors 308 having their control gates 316 coupled to a word line 302 typically share a common source depicted as array source 318 . As shown in FIG. 3 , floating-gate transistors 308 coupled to two adjacent word lines 302 may share the same array source 318 . Floating-gate transistors 308 have their drains 312 coupled to a local bit line 304 . A column of the floating-gate transistors 308 includes those transistors commonly coupled to a given local bit line 304 . A row of the floating-gate transistors 308 includes those transistors commonly coupled to a given word line 302 .
  • the array source 318 may be regularly coupled to a metal or other highly conductive line to provide a low-resistance path to ground.
  • the array ground 320 serves as this low-resistance path.
  • FIGS. 4A-41 are cross-sectional views of a memory cell at various stages of fabrication in accordance with one embodiment of the invention. These figures generally depict a method of forming a portion of a memory array in accordance with one embodiment of the invention.
  • FIG. 4A depicts a portion of the memory array after several processing steps have occurred.
  • FIG. 4A depicts a semiconductor substrate 400 upon which tunnel dielectric layer 405 , a support layer 410 and a cap layer 415 have been formed.
  • the substrate 400 is a monocrystalline silicon substrate.
  • substrate 400 is a P-type monocrystalline silicon substrate.
  • the tunnel dielectric layer 405 is formed overlying an active region of the substrate 400 , over which memory cells will be formed.
  • the tunnel dielectric layer 405 might be formed by thermal oxidation of the silicon substrate 400 .
  • the tunnel dielectric layer 405 could be formed by a blanket deposition of a dielectric material, such as by chemical vapor deposition (CVD), physical vapor deposition (PVD) or atomic layer deposition (ALD).
  • CVD chemical vapor deposition
  • PVD physical vapor deposition
  • ALD atomic layer deposition
  • Tunnel dielectric layer 405 is generally a silicon oxide, but may include other dielectric materials.
  • the support layer 410 will provide supports upon which the floating gate will be formed.
  • the support layer 410 is preferably a carbon layer, such as an amorphous or crystalline carbon layer, but could also include other materials exhibiting high selectivity to the tunnel dielectric layer 405 , cap layer 415 and a future floating-gate layer.
  • Carbon layers can be formed by such methods as CVD techniques or PVD techniques. As one example, plasma CVD is performed using a hydrocarbon feed gas as the carbon source. As another example, the carbon layer can be formed by sputtering, a form of PVD, using a carbon target.
  • the cap layer 415 is formed overlying the support layer 410 to protect its upper surface during subsequent processing.
  • cap layer 415 is of a material that will be substantially resistant to techniques subsequently used to remove portions of the support layer 415 .
  • the support layer 415 is a silicon nitride material.
  • islands 420 of the support layer 410 and cap layer 415 are formed.
  • Such structures can be formed by such methods as photolithography, which is well understood in the art.
  • a photoresist layer (not shown) may be formed overlying the cap layer 415 and patterned to expose portions of the cap layer 415 for removal. These exposed areas may then be removed anisotropically, such as by ion etching or the like, leaving the islands 420 as shown in FIG. 4B .
  • the removal process should be selective to the support layer 410 and the cap layer 415 to avoid removing the tunnel dielectric layer 405 .
  • the further portions of the support layer 410 are removed using an isotropic removal, such as dry etching or, more specifically, an oxygen (O 2 ) plasma etch.
  • an isotropic removal such as dry etching or, more specifically, an oxygen (O 2 ) plasma etch.
  • O 2 oxygen
  • the width of the sections of the support layer 410 are reduced relative to the width of the islands 420 .
  • a reduction of the width of the sections of the support layer 410 in this manner facilitates formation of these sections having a width that is less than the capability of the lithography methods used.
  • the cap layer 415 is removed. Examples for removal include chemical and ion etching selective to the material of the cap layer.
  • a floating-gate layer 425 is formed.
  • the floating-gate layer 425 is preferably a polysilicon (polycrystalline silicon) layer, but could also include other forms of doped or undoped silicon materials, such as monocrystalline silicon, nanocrystalline silicon and amorphous silicon, as well as other materials capable of holding a charge.
  • the floating-gate layer 425 may be formed by such techniques as CVD, plasma-enhanced CVD (PECVD), PVD or ALD, and may be conductively doped during or following formation.
  • PECVD plasma-enhanced CVD
  • PVD photo-enhanced CVD
  • ALD atomic layer
  • portions of the floating-gate layer 425 are removed using an anisotropic removal technique, such as ion etching, to leave spacers or segments 430 of the floating-gate layer 425 on the sides of the sections of support layer 410 , thereby exposing an upper surface of the sections of the support layer 410 .
  • FIG. 4G the sections of support layer 410 are removed, leaving the segments 430 free standing.
  • another O 2 plasma etch or the like may be used.
  • the segments 430 of the floating-gate layer 425 will form the split floating gate of the future memory cell.
  • an intergate dielectric layer 435 is then formed overlying the floating-gate layer or segments 430 . Because of the separation of the segments 430 of the floating-gate layer, at least a portion of the intergate dielectric layer 435 will be formed adjacent or on the tunnel dielectric layer 405 between the segments 430 .
  • the intergate dielectric layer 435 may be one or more layers of dielectric material.
  • the intergate dielectric layer 435 could be of a multi-layer dielectric material commonly referred to as ONO (oxide-nitride-oxide).
  • ONO oxide-nitride-oxide
  • Other dielectric materials may be substituted for the ONO, such as tantalum oxide, barium strontium titanate, silicon nitride and other materials providing dielectric properties.
  • a control-gate layer 440 is formed overlying the intergate dielectric layer 435 and patterned to define word lines of the memory device.
  • the control gate layer 440 is generally one or more layers of conductive material.
  • the control gate layer 440 contains a conductively-doped polysilicon.
  • the control gate layer 440 includes a metal-containing layer overlying a polysilicon layer, e.g., a refractory metal silicide layer formed on a conductively-doped polysilicon layer.
  • control gate layer 440 contains multiple metal-containing layers, e.g., a titanium nitride (TiN) barrier layer overlying the intergate dielectric layer 456 , a titanium (Ti) adhesion layer overlying the barrier layer and a tungsten (W) layer overlying the adhesion layer.
  • TiN titanium nitride
  • TiW tungsten
  • a cap layer 445 is generally formed overlying the control-gate layer 440 to act as an insulator and barrier layer to protect the control-gate layer 440 during subsequent processing.
  • the cap layer 445 contains a dielectric material and may include such dielectrics as silicon oxide, silicon nitride, and silicon oxynitrides.
  • the cap layer 445 is silicon nitride, formed by such methods as CVD.
  • the tunnel dielectric layer 405 , the segments 430 , the intergate dielectric layer 435 , the control-gate layer 440 and the cap layer 445 are patterned to define gate stacks. It is noted that additional layers may form the gate stack, such as barrier layers to inhibit diffusion between opposing layers or adhesion layers to promote adhesion between opposing layers.
  • Sidewall spacers 450 may be formed on the sidewalls of the gate stacks to protect and insulate the sidewalls. Sidewall spacers 450 are generally the same dielectric material as used for the cap layer 445 , but may include other dielectric materials. Formation may include a blanket deposit of a layer of dielectric material on the patterned gate stacks followed by an anisotropic etch to preferentially remove horizontal portions of the layer of dielectric material, leaving vertical portions adjacent the sidewalls of the gate stacks.
  • a first source/drain region 455 and a second source/drain region 460 are formed adjacent the gate stack in the substrate 400 .
  • the first source/drain region 455 and second source/drain region 460 are conductive regions having the second conductivity type different from the conductivity type of the substrate 400 .
  • the first source/drain region 455 and second source/drain region 460 are generally heavily-doped regions for increased conductivity.
  • the first source/drain region 455 and second source/drain region 460 are n+-type regions formed by implantation and/or diffusion of n-type dopants, such as arsenic or phosphorus.
  • the edges of the first source/drain region 455 and second source/drain region 460 are generally made to coincide with, or underlap, the edges of the gate stacks.
  • the first source/drain region 455 and second source/drain region 460 may be formed using angled implants or post-implant anneals to contact the channel region of the gate stack below the tunnel dielectric layer 405 .
  • the channel region is that portion of the substrate 400 extending between the first source/drain region 455 and second source/drain region 460 associated with a single gate stack.
  • the methods in accordance with the invention may be used to produce any number of segments 430 . Although four segments 430 were depicted in the example embodiment, two segments 430 would permit a multi-bit cell, i.e., a memory cell capable of storing more than one data value. Although memory cells in accordance with the invention having two or more segments in their floating gate can act as multi-bit memory cells, such structures can also be used to store only one bit per cell. Furthermore, a floating gate having two or more segments in accordance with the invention can facilitate decreased failure rates as localized defects in the tunnel dielectric layer or intergate dielectric layer might short one segment of the floating gate to the substrate or control gate, respectively, without affecting the other segments.
  • a defect in the tunnel dielectric layer or intergate dielectric layer would destroy the memory cell.
  • the memory cell would still be able to store at least one bit if at least one segment of the floating gate remains isolated from the substrate and control gate.
  • Access operations can be carried out by applying biases to the source, drain and control gate of the transistor.
  • write operations might generally be carried out by channel hot-carrier injection. This process induces a flow of electrons between the source and the drain, and accelerates them toward a floating gate in response to a positive bias applied to the control gate.
  • Read operations would generally include sensing a current between the source and the drain, i.e., the MOSFET current, in response to a bias applied to the control gate.
  • a current between the source and the drain i.e., the MOSFET current
  • By utilizing forward bias or reverse bias in a multi-bit cell one or another data value may be read from the cell.
  • Erase operations would generally be carried out through Fowler-Nordheim tunneling. This process may include electrically floating the drain, grounding the source, and applying a high negative voltage to the control gate.
  • write operations could be carried out via band-to-band-tunneling-induced substrate hot-electron injection.
  • a programming field is established between the control gate and the first source/drain region to write a first data value to the cell and a programming field is established between the control gate and the second source/drain region to write a second data value to the cell.
  • a negative bias may be applied to the first source/drain region while a positive bias is applied to the control gate as the second source/drain region is floating.
  • FIG. 5 shows a memory cell in accordance with an embodiment of the invention having two segments 530 in its floating gate.
  • the memory cell is formed overlying a substrate 500 and includes a tunnel dielectric layer 505 , floating gate segments 530 1 and 530 2 , intergate dielectric layer 535 , and control gate layer 540 .
  • Associated cap layer 545 and sidewall spacers 550 provide isolation of the memory cell from adjacent structures. Other voltage differentials can be used to create the programming field.
  • charge can be stored in a first floating-gate segment 530 1 , such as by establishing a programming field between the control gate 540 and the first source/drain region 555 .
  • a first potential can be applied at node 542 and a second potential can be applied at node 557 while node 562 is floating.
  • Node 542 conceptually represents the word line, of which control gate 540 is a part.
  • Node 557 conceptually represents, for example, a source line while node 562 conceptually represents, for example, a bit line.
  • a charge may be stored in the floating-gate segment 530 1 without materially affecting the charge level of the floating-gate segment 530 2 .
  • charge can be stored in the second floating-gate segment 530 2 , such as by establishing a programming field between the control gate 540 and the second source/drain region 560 .
  • the first potential can be applied at node 542 and the second potential can be applied at node 562 while node 557 is floating.
  • a charge may be stored in the floating-gate segment 530 2 without materially affecting the charge level of the floating-gate segment 530 1 .
  • the segments 530 closer to the second source/drain regions 560 would receive higher charge levels than those farther away.
  • the data value stored in the floating gate segments 530 1 near the first source/drain region may be sensed.
  • the data value stored in the floating gate segments 530 2 near the second source/drain region 560 may be sensed.
  • Floating-gate memory cells having a split floating gate facilitate decreased sensitivity to localized defects in the tunnel dielectric layer and/or the intergate dielectric layer. Such memory cells also permit storage of more than one bit per cell. Methods of the various embodiments facilitate fabrication of floating gate segments having dimensions less than the capabilities of the lithographic processed used to form the gate stacks.

Abstract

Floating-gate memory cells having a split floating gate facilitate decreased sensitivity to localized defects in the tunnel dielectric and/or the intergate dielectric. Such memory cells also permit storage of more than one bit per cell. Methods of the various embodiments facilitate fabrication of floating gate segments having dimensions less than the capabilities of the lithographic processed used to form the gate stacks.

Description

    RELATED APPLICATION
  • This application is a divisional of U.S. application Ser. No. 11/138,575, titled “MULTI-STATE MEMORY CELL,” filed May 26, 2005 (allowed), which application is commonly assigned and incorporated herein by reference.
  • TECHNICAL FIELD OF THE INVENTION
  • The present invention relates generally to semiconductor memory devices, and in particular, the present invention relates to multi-state memory cells having a segmented floating gate.
  • BACKGROUND OF THE INVENTION
  • Memory devices are typically provided as internal storage areas in the computer. The term memory identifies data storage that comes in the form of integrated circuit chips. In general, memory devices contain an array of memory cells for storing data, and row and column decoder circuits coupled to the array of memory cells for accessing the array of memory cells in response to an external address.
  • One type of memory is a non-volatile memory known as Flash memory. A flash memory is a type of EEPROM (electrically-erasable programmable read-only memory) that can be erased and reprogrammed in blocks. Many modern personal computers (PCs) have their BIOS stored on a flash memory chip so that it can easily be updated if necessary. Such a BIOS is sometimes called a flash BIOS. Flash memory is also popular in wireless electronic devices because it enables the manufacturer to support new communication protocols as they become standardized and to provide the ability to remotely upgrade the device for enhanced features.
  • A typical flash memory comprises a memory array that includes a large number of memory cells arranged in row and column fashion. Each of the memory cells includes a floating-gate field-effect transistor capable of holding a charge. The cells are usually grouped into blocks. Each of the cells within a block can be electrically programmed in a random basis by charging the floating gate. The charge can be removed from the floating gate by a block erase operation. The data in a cell is determined by the presence or absence of the charge in the floating gate.
  • Flash memory typically utilizes one of two basic architectures known as NOR flash and NAND flash. The designation is derived from the logic used to read the devices. In NOR flash architecture, a column of memory cells are coupled in parallel with each memory cell coupled to a bit line. In NAND flash architecture, a column of memory cells are coupled in series with only the first memory cell of the column coupled to a bit line.
  • To meet demands for higher capacity memories, designers continue to strive for decreasing the size of individual memory cells. However, as device size decreases, the thickness of the tunnel dielectric layer must also generally decrease. This, in turn, results in increasing risk of failure in the tunnel dielectric layer and charge leakage from the floating gate.
  • In addition, multi-state memory cells are becoming more prevalent, allowing designers to further increase storage density. Multi-state memory cells, such as NROM (nitride read-only memory) or SONOS (silicon oxide nitride oxide silicon) memory cells utilize localized charge trapping in a nitride layer to alter the threshold voltage of a field-effect transistor. Because the charge is localized, the cell can exhibit a first threshold voltage when read in a forward direction and a second threshold voltage when read in a reverse direction, enabling the cell to store four data values, i.e., 00, 01, 10 and 11.
  • For the reasons stated above, and for other reasons stated below which will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for alternative memory device structures and methods of forming memory devices.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a simplified block diagram of a memory system in accordance with an embodiment of the invention.
  • FIG. 2 is a schematic of a NAND memory array in accordance with an embodiment of the invention.
  • FIG. 3 is a schematic of a NOR memory array in accordance with an embodiment of the invention.
  • FIGS. 4A-4I are cross-sectional views of a memory cell at various stages of fabrication in accordance with one embodiment of the invention.
  • FIG. 5 is a cross-sectional view of a memory cell of another embodiment of the invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • In the following detailed description of the present embodiments, reference is made to the accompanying drawings that form a part hereof, and in which is shown by way of illustration specific embodiments in which the inventions may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that process, electrical or mechanical changes may be made without departing from the scope of the present invention. The terms wafer and substrate used previously and in the following description include any base semiconductor structure. Both are to be understood as including silicon-on-sapphire (SOS) technology, silicon-on-insulator (SOI) technology, thin film transistor (TFT) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor, as well as other semiconductor structures well known to one skilled in the art. Furthermore, when reference is made to a wafer or substrate in the following description, previous process steps may have been utilized to form regions/junctions in the base semiconductor structure. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims and equivalents thereof.
  • FIG. 1 is a simplified block diagram of a memory system 100, according to an embodiment of the invention. Memory system 100 includes an integrated circuit flash memory device 102 that includes an array of floating-gate memory cells 104, an address decoder 106, row access circuitry 108, column access circuitry 110, control circuitry 112, Input/Output (I/O) circuitry 114, and an address buffer 116. Memory system 100 includes an external microprocessor 120, or memory controller, electrically connected to memory device 102 for memory accessing as part of an electronic system. The memory device 102 receives control signals from the processor 120 over a control link 122. The memory cells are used to store data that are accessed via a data (DQ) link 124. Address signals are received via an address link 126 that are decoded at address decoder 106 to access the memory array 104. Address buffer circuit 116 latches the address signals. The memory cells are accessed in response to the control signals and the address signals. It will be appreciated by those skilled in the art that additional circuitry and control signals can be provided, and that the memory device of FIG. 1 has been simplified to help focus on the invention. The memory array 104 includes split-gate memory cells in accordance with the invention. The memory array 104 can include a variety of architectures, such as a NAND architecture or a NOR architecture.
  • FIG. 2 is a schematic of a NAND memory array 200 as a portion of memory array 104 of FIG. 1 in accordance with another embodiment of the invention. As shown in FIG. 2, the memory array 200 includes word lines 202 1 to 202 N and intersecting local bit lines 204 1 to 204 M. For ease of addressing in the digital environment, the number of word lines 202 and the number of bit lines 204 are each some power of two, e.g., 256 word lines 202 by 4,096 bit lines 204. The local bit lines 204 are coupled to global bit lines (not shown) in a many-to-one relationship.
  • Memory array 200 includes NAND strings 206 1 to 206 M. Each NAND string includes floating-gate transistors 208 1 to 208 N, each located at an intersection of a word line 202 and a local bit line 204. The floating-gate transistors 208 represent non-volatile memory cells for storage of data. The floating-gate transistors 208 of each NAND string 206 are connected in series source to drain between a source select gate 210, e.g., a field-effect transistor (FET), and a drain select gate 212, e.g., an FET. Each source select gate 210 is located at an intersection of a local bit line 204 and a source select line 214, while each drain select gate 212 is located at an intersection of a local bit line 204 and a drain select line 215.
  • A source of each source select gate 210 is connected to a common source line 216. The drain of each source select gate 210 is connected to the source of the first floating-gate transistor 208 of the corresponding NAND string 206. For example, the drain of source select gate 210 1 is connected to the source of floating-gate transistor 208 1 of the corresponding NAND string 206 1. A control gate 220 of each source select gate 210 is connected to source select line 214.
  • The drain of each drain select gate 212 is connected to a local bit line 204 for the corresponding NAND string at a drain contact 228. For example, the drain of drain select gate 212 1 is connected to the local bit line 204 1 for the corresponding NAND string 206 1 at drain contact 228 1. The source of each drain select gate 212 is connected to the drain of the last floating-gate transistor 208 of the corresponding NAND string 206. For example, the source of drain select gate 212 1 is connected to the drain of floating-gate transistor 208 N of the corresponding NAND string 206 1.
  • Typical construction of floating-gate transistors 208 includes a source 230 and a drain 232, a floating gate 234, and a control gate 236, as shown in FIG. 2. Floating-gate transistors 208 have their control gates 236 coupled to a word line 202. A column of the floating-gate transistors 208 are those NAND strings 206 coupled to a given local bit line 204. A row of the floating-gate transistors 208 are those transistors commonly coupled to a given word line 202.
  • FIG. 3 is a schematic of a NOR memory array 300 as a portion of memory array 104 of FIG. 1 in accordance with another embodiment of the invention. Memory array 300 includes word lines 302 1 to 302 P and intersecting local bit lines 304 1 to 304 Q. For ease of addressing in the digital environment, the number of word lines 302 and the number of bit lines 304 are each some power of two, e.g., 256 word lines 302 by 4,096 bit lines 304. The local bit lines 304 are coupled to global bit lines (not shown) in a many-to-one relationship.
  • Floating-gate transistors 308 are located at each intersection of a word line 302 and a local bit line 304. The floating-gate transistors 308 represent non-volatile memory cells for storage of data. Typical construction of such floating-gate transistors 308 includes a source 310 and a drain 312, a floating gate 314, and a control gate 316.
  • Floating-gate transistors 308 having their control gates 316 coupled to a word line 302 typically share a common source depicted as array source 318. As shown in FIG. 3, floating-gate transistors 308 coupled to two adjacent word lines 302 may share the same array source 318. Floating-gate transistors 308 have their drains 312 coupled to a local bit line 304. A column of the floating-gate transistors 308 includes those transistors commonly coupled to a given local bit line 304. A row of the floating-gate transistors 308 includes those transistors commonly coupled to a given word line 302.
  • To reduce problems associated with high resistance levels in the array source 318, the array source 318 may be regularly coupled to a metal or other highly conductive line to provide a low-resistance path to ground. The array ground 320 serves as this low-resistance path.
  • FIGS. 4A-41 are cross-sectional views of a memory cell at various stages of fabrication in accordance with one embodiment of the invention. These figures generally depict a method of forming a portion of a memory array in accordance with one embodiment of the invention. FIG. 4A depicts a portion of the memory array after several processing steps have occurred. In general, FIG. 4A depicts a semiconductor substrate 400 upon which tunnel dielectric layer 405, a support layer 410 and a cap layer 415 have been formed. For one embodiment, the substrate 400 is a monocrystalline silicon substrate. For a further embodiment, substrate 400 is a P-type monocrystalline silicon substrate.
  • The tunnel dielectric layer 405 is formed overlying an active region of the substrate 400, over which memory cells will be formed. The tunnel dielectric layer 405 might be formed by thermal oxidation of the silicon substrate 400. Alternatively, the tunnel dielectric layer 405 could be formed by a blanket deposition of a dielectric material, such as by chemical vapor deposition (CVD), physical vapor deposition (PVD) or atomic layer deposition (ALD). Tunnel dielectric layer 405 is generally a silicon oxide, but may include other dielectric materials.
  • The support layer 410 will provide supports upon which the floating gate will be formed. The support layer 410 is preferably a carbon layer, such as an amorphous or crystalline carbon layer, but could also include other materials exhibiting high selectivity to the tunnel dielectric layer 405, cap layer 415 and a future floating-gate layer. Carbon layers can be formed by such methods as CVD techniques or PVD techniques. As one example, plasma CVD is performed using a hydrocarbon feed gas as the carbon source. As another example, the carbon layer can be formed by sputtering, a form of PVD, using a carbon target.
  • The cap layer 415 is formed overlying the support layer 410 to protect its upper surface during subsequent processing. In general, cap layer 415 is of a material that will be substantially resistant to techniques subsequently used to remove portions of the support layer 415. For one embodiment, the support layer 415 is a silicon nitride material.
  • In FIG. 4B, islands 420 of the support layer 410 and cap layer 415 are formed. Such structures can be formed by such methods as photolithography, which is well understood in the art. For example, a photoresist layer (not shown) may be formed overlying the cap layer 415 and patterned to expose portions of the cap layer 415 for removal. These exposed areas may then be removed anisotropically, such as by ion etching or the like, leaving the islands 420 as shown in FIG. 4B. The removal process should be selective to the support layer 410 and the cap layer 415 to avoid removing the tunnel dielectric layer 405.
  • In FIG. 4C, the further portions of the support layer 410 are removed using an isotropic removal, such as dry etching or, more specifically, an oxygen (O2) plasma etch. In this manner, the width of the sections of the support layer 410 are reduced relative to the width of the islands 420. A reduction of the width of the sections of the support layer 410 in this manner facilitates formation of these sections having a width that is less than the capability of the lithography methods used.
  • In FIG. 4D, the cap layer 415 is removed. Examples for removal include chemical and ion etching selective to the material of the cap layer. In FIG. 4E, a floating-gate layer 425 is formed. The floating-gate layer 425 is preferably a polysilicon (polycrystalline silicon) layer, but could also include other forms of doped or undoped silicon materials, such as monocrystalline silicon, nanocrystalline silicon and amorphous silicon, as well as other materials capable of holding a charge. The floating-gate layer 425 may be formed by such techniques as CVD, plasma-enhanced CVD (PECVD), PVD or ALD, and may be conductively doped during or following formation. The chosen deposition technique should result in a build-up of material on the sides of the sections of the support layer 410, i.e., a blanket deposition of material.
  • In FIG. 4F, portions of the floating-gate layer 425 are removed using an anisotropic removal technique, such as ion etching, to leave spacers or segments 430 of the floating-gate layer 425 on the sides of the sections of support layer 410, thereby exposing an upper surface of the sections of the support layer 410. In FIG. 4G, the sections of support layer 410 are removed, leaving the segments 430 free standing. For a carbon support layer 410, another O2 plasma etch or the like may be used. The segments 430 of the floating-gate layer 425 will form the split floating gate of the future memory cell.
  • In FIG. 4H, an intergate dielectric layer 435 is then formed overlying the floating-gate layer or segments 430. Because of the separation of the segments 430 of the floating-gate layer, at least a portion of the intergate dielectric layer 435 will be formed adjacent or on the tunnel dielectric layer 405 between the segments 430. The intergate dielectric layer 435 may be one or more layers of dielectric material. For example, the intergate dielectric layer 435 could be of a multi-layer dielectric material commonly referred to as ONO (oxide-nitride-oxide). Other dielectric materials may be substituted for the ONO, such as tantalum oxide, barium strontium titanate, silicon nitride and other materials providing dielectric properties.
  • A control-gate layer 440 is formed overlying the intergate dielectric layer 435 and patterned to define word lines of the memory device. The control gate layer 440 is generally one or more layers of conductive material. For one embodiment, the control gate layer 440 contains a conductively-doped polysilicon. For a further embodiment, the control gate layer 440 includes a metal-containing layer overlying a polysilicon layer, e.g., a refractory metal silicide layer formed on a conductively-doped polysilicon layer. The metals of chromium (Cr), cobalt (Co), hafnium (Hf), molybdenum (Mo), niobium (Nb), tantalum (Ta), titanium (Ti), tungsten (W), vanadium (V) and zirconium (Zr) are generally recognized as refractory metals. For another embodiment, the control gate layer 440 contains multiple metal-containing layers, e.g., a titanium nitride (TiN) barrier layer overlying the intergate dielectric layer 456, a titanium (Ti) adhesion layer overlying the barrier layer and a tungsten (W) layer overlying the adhesion layer.
  • A cap layer 445 is generally formed overlying the control-gate layer 440 to act as an insulator and barrier layer to protect the control-gate layer 440 during subsequent processing. The cap layer 445 contains a dielectric material and may include such dielectrics as silicon oxide, silicon nitride, and silicon oxynitrides. For one embodiment, the cap layer 445 is silicon nitride, formed by such methods as CVD.
  • In FIG. 4I, the tunnel dielectric layer 405, the segments 430, the intergate dielectric layer 435, the control-gate layer 440 and the cap layer 445 are patterned to define gate stacks. It is noted that additional layers may form the gate stack, such as barrier layers to inhibit diffusion between opposing layers or adhesion layers to promote adhesion between opposing layers. Sidewall spacers 450 may be formed on the sidewalls of the gate stacks to protect and insulate the sidewalls. Sidewall spacers 450 are generally the same dielectric material as used for the cap layer 445, but may include other dielectric materials. Formation may include a blanket deposit of a layer of dielectric material on the patterned gate stacks followed by an anisotropic etch to preferentially remove horizontal portions of the layer of dielectric material, leaving vertical portions adjacent the sidewalls of the gate stacks.
  • A first source/drain region 455 and a second source/drain region 460 are formed adjacent the gate stack in the substrate 400. The first source/drain region 455 and second source/drain region 460 are conductive regions having the second conductivity type different from the conductivity type of the substrate 400. The first source/drain region 455 and second source/drain region 460 are generally heavily-doped regions for increased conductivity. For one embodiment, the first source/drain region 455 and second source/drain region 460 are n+-type regions formed by implantation and/or diffusion of n-type dopants, such as arsenic or phosphorus. The edges of the first source/drain region 455 and second source/drain region 460 are generally made to coincide with, or underlap, the edges of the gate stacks. As an example, the first source/drain region 455 and second source/drain region 460 may be formed using angled implants or post-implant anneals to contact the channel region of the gate stack below the tunnel dielectric layer 405. The channel region is that portion of the substrate 400 extending between the first source/drain region 455 and second source/drain region 460 associated with a single gate stack.
  • The methods in accordance with the invention may be used to produce any number of segments 430. Although four segments 430 were depicted in the example embodiment, two segments 430 would permit a multi-bit cell, i.e., a memory cell capable of storing more than one data value. Although memory cells in accordance with the invention having two or more segments in their floating gate can act as multi-bit memory cells, such structures can also be used to store only one bit per cell. Furthermore, a floating gate having two or more segments in accordance with the invention can facilitate decreased failure rates as localized defects in the tunnel dielectric layer or intergate dielectric layer might short one segment of the floating gate to the substrate or control gate, respectively, without affecting the other segments. In a conventional floating-gate memory cell, a defect in the tunnel dielectric layer or intergate dielectric layer would destroy the memory cell. In a memory cell in accordance with the invention, the memory cell would still be able to store at least one bit if at least one segment of the floating gate remains isolated from the substrate and control gate.
  • Access operations can be carried out by applying biases to the source, drain and control gate of the transistor. For a single bit cell, write operations might generally be carried out by channel hot-carrier injection. This process induces a flow of electrons between the source and the drain, and accelerates them toward a floating gate in response to a positive bias applied to the control gate.
  • Read operations would generally include sensing a current between the source and the drain, i.e., the MOSFET current, in response to a bias applied to the control gate. By utilizing forward bias or reverse bias in a multi-bit cell, one or another data value may be read from the cell. Erase operations would generally be carried out through Fowler-Nordheim tunneling. This process may include electrically floating the drain, grounding the source, and applying a high negative voltage to the control gate.
  • For a multi-bit cell, write operations could be carried out via band-to-band-tunneling-induced substrate hot-electron injection. A programming field is established between the control gate and the first source/drain region to write a first data value to the cell and a programming field is established between the control gate and the second source/drain region to write a second data value to the cell. Using a p-channel memory cell as an example, a negative bias may be applied to the first source/drain region while a positive bias is applied to the control gate as the second source/drain region is floating. In this manner, electron-hole pairs are generated by band-to-band tunneling in the first source/drain region and are accelerated by a lateral electric field toward the channel region and into the floating gate segments localized near the first source/drain region, thus altering the threshold voltage in this region of the memory cell. Conventional floating-gate memory cells may be used to store multiple bits by relying on bands of threshold voltages determined by the absolute charge storage on its floating gate. However, for the various embodiments, multiple-bit storage is alternatively facilitated by isolating segments of the floating gate from other segments of the floating gate, thereby permitting localized charge storage leading to threshold voltage differences in the cell depending upon which direction it is read.
  • This concept of programming multiple bits into the floating-gate memory cell is demonstrated with reference to FIG. 5 showing a memory cell in accordance with an embodiment of the invention having two segments 530 in its floating gate. The memory cell is formed overlying a substrate 500 and includes a tunnel dielectric layer 505, floating gate segments 530 1 and 530 2, intergate dielectric layer 535, and control gate layer 540. Associated cap layer 545 and sidewall spacers 550 provide isolation of the memory cell from adjacent structures. Other voltage differentials can be used to create the programming field.
  • For programming a first data value, charge can be stored in a first floating-gate segment 530 1, such as by establishing a programming field between the control gate 540 and the first source/drain region 555. For example, a first potential can be applied at node 542 and a second potential can be applied at node 557 while node 562 is floating. Node 542 conceptually represents the word line, of which control gate 540 is a part. Node 557 conceptually represents, for example, a source line while node 562 conceptually represents, for example, a bit line. In this manner, a charge may be stored in the floating-gate segment 530 1 without materially affecting the charge level of the floating-gate segment 530 2. Although only two floating-gate segments 530 are shown in FIG. 5, it will be recognized that additional segments 530 could be utilized using these same concepts. The segments 530 closer to the first source/drain regions 555 would receive higher charge levels than those farther away.
  • For programming a second data value, charge can be stored in the second floating-gate segment 530 2, such as by establishing a programming field between the control gate 540 and the second source/drain region 560. For example, the first potential can be applied at node 542 and the second potential can be applied at node 562 while node 557 is floating. In this manner, a charge may be stored in the floating-gate segment 530 2 without materially affecting the charge level of the floating-gate segment 530 1. Similar to the process noted with respect to programming the first data value in a memory cell having more than two floating-gate segments 530, the segments 530 closer to the second source/drain regions 560 would receive higher charge levels than those farther away.
  • By reading a multi-bit cell biased in the forward direction, e.g., with the first source/drain region 555 acting as the source, the data value stored in the floating gate segments 530 1 near the first source/drain region may be sensed. By reading this cell biased in the reverse direction, e.g., with the first source/drain region 555 acting as the drain, the data value stored in the floating gate segments 530 2 near the second source/drain region 560 may be sensed.
  • CONCLUSION
  • Floating-gate memory cells having a split floating gate facilitate decreased sensitivity to localized defects in the tunnel dielectric layer and/or the intergate dielectric layer. Such memory cells also permit storage of more than one bit per cell. Methods of the various embodiments facilitate fabrication of floating gate segments having dimensions less than the capabilities of the lithographic processed used to form the gate stacks.
  • Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the invention will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the invention. It is manifestly intended that this invention be limited only by the following claims and equivalents thereof.

Claims (20)

1. A floating-gate memory cell, comprising:
a tunnel dielectric over a semiconductor;
two or more segments of a floating gate over the tunnel dielectric, wherein the segments of the floating gate are separated from each other;
an intergate dielectric over the floating gate;
a control gate over the intergate dielectric; and
source/drain regions formed in the semiconductor adjacent the tunnel dielectric.
2. The floating-gate memory cell of claim 1, wherein the floating gate comprises two or more segments of material capable of holding a charge.
3. The floating-gate memory cell of claim 2, wherein the material capable of holding a charge is a polysilicon material.
4. The floating-gate memory cell of claim 1, wherein at least a portion of the intergate dielectric is adjacent the tunnel dielectric.
5. The floating-gate memory cell of claim 4, wherein at least a portion of the intergate dielectric adjacent the tunnel dielectric is interposed between two segments of the floating gate.
6. A floating-gate memory cell, comprising:
a tunnel dielectric over a semiconductor;
a floating gate over the tunnel dielectric, wherein the floating gate is split into two or more discrete segments capable of holding a charge;
an intergate dielectric over the floating gate;
a control gate over the intergate dielectric; and
source/drain regions formed in the semiconductor adjacent the tunnel dielectric.
7. A floating-gate memory cell, comprising:
a tunnel dielectric over a semiconductor;
two or more segments of a floating gate formed on the tunnel dielectric;
an intergate dielectric formed on the floating gate, wherein at least a portion of the intergate dielectric is formed on the tunnel dielectric;
a control gate over the intergate dielectric; and
source/drain regions formed in the semiconductor adjacent the tunnel dielectric.
8. A memory cell comprising:
a tunnel dielectric over a semiconductor;
two or more charge-storage segments over at least a portion of the tunnel dielectric, wherein the segments are separated from each other and wherein portions of a charge storage material are etched to form the charge-storage segments;
an intergate dielectric over the charge-storage segments; and
a control gate over the intergate dielectric.
9. The memory cell of claim 8, wherein the memory cell is written by:
establishing a programming field between the control gate and a first source/drain region of the memory cell; and
storing charge in a first charge-storage segment of the two or more charge-storage segments without materially affecting a charge level of a second charge-storage segment of the two or more charge-storage segments;
wherein the first charge-storage segment of the two or more charge-storage segments is adjacent the first source/drain region of the memory cell and the second charge-storage segment of the two or more charge-storage segments is adjacent a second source/drain region of the memory cell.
10. The memory cell of claim 9, wherein establishing a programming field further comprises floating the second source/drain region.
11. The memory cell of claim 9, wherein at least one additional charge-storage segment is interposed between the first and second charge-storage segments.
12. The memory cell of claim 9, wherein establishing a programming field further comprises applying a first potential to the control gate and applying a second potential to the first source/drain region, the second potential being lower than the first potential.
13. The memory cell of claim 9, further comprising:
establishing a programming field between the control gate and the second source/drain region of the memory cell; and
storing charge in the second charge-storage segment of the two or more charge-storage segments without materially affecting a charge level of the first charge-storage segment of the two or more charge-storage segments.
14. The memory cell of claim 8, wherein a portion of the integrate dielectric is on the tunnel dielectric between adjacent charge-storage segments.
15. The memory cell of claim 8, wherein the integrate dielectric is oxide-nitride-oxide.
16. The memory cell of claim 8, wherein the two or more charge-storage segments are polysilicon.
17. The memory cell of claim 8, wherein the charge storage material is formed over the tunnel dielectric and one or more support structures on the tunnel dielectric.
18. The memory cell of claim 17, wherein the etched portions of the charge storage material that are etched to form the segments are removed by the etching to expose portions of the tunnel dielectric and to expose an upper surface of the one or more support structures, wherein the etching leaves the charge-storage segments on sidewalls of the one or more support structures.
19. The memory cell of claim 18, wherein the one or more support structures are removed so as to leave the charge-storage segments free standing.
20. The memory cell of claim 18, wherein a width of the one or more support structures is reduced prior to forming the charge storage material thereover.
US12/465,223 2005-05-26 2009-05-13 Multi-state memory cell Abandoned US20090225602A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/465,223 US20090225602A1 (en) 2005-05-26 2009-05-13 Multi-state memory cell

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US11/138,575 US7547599B2 (en) 2005-05-26 2005-05-26 Multi-state memory cell
US12/465,223 US20090225602A1 (en) 2005-05-26 2009-05-13 Multi-state memory cell

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/138,575 Division US7547599B2 (en) 2005-05-26 2005-05-26 Multi-state memory cell

Publications (1)

Publication Number Publication Date
US20090225602A1 true US20090225602A1 (en) 2009-09-10

Family

ID=37462265

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/138,575 Expired - Fee Related US7547599B2 (en) 2005-05-26 2005-05-26 Multi-state memory cell
US12/465,223 Abandoned US20090225602A1 (en) 2005-05-26 2009-05-13 Multi-state memory cell

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/138,575 Expired - Fee Related US7547599B2 (en) 2005-05-26 2005-05-26 Multi-state memory cell

Country Status (1)

Country Link
US (2) US7547599B2 (en)

Cited By (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100006915A1 (en) * 2008-07-09 2010-01-14 Dana Lee Dielectric layer above floating gate for reducing leakage current
US20100009503A1 (en) * 2008-07-09 2010-01-14 Kai James K Method of forming dielectric layer above floating gate for reducing leakage current
US20100081267A1 (en) * 2008-09-30 2010-04-01 Vinod Robert Purayath Method for forming self-aligned dielectric cap above floating gate
US20110193044A1 (en) * 2010-02-08 2011-08-11 Micron Technology, Inc. Resistive memory and methods of processing resistive memory
US20120248523A1 (en) * 2011-03-31 2012-10-04 Shroff Mehul D Non-volatile memory and logic circuit process integration
US8658497B2 (en) 2012-01-04 2014-02-25 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and logic integration
US8669158B2 (en) 2012-01-04 2014-03-11 Mark D. Hall Non-volatile memory (NVM) and logic integration
US8716781B2 (en) * 2012-04-09 2014-05-06 Freescale Semiconductor, Inc. Logic transistor and non-volatile memory cell integration
US8716089B1 (en) 2013-03-08 2014-05-06 Freescale Semiconductor, Inc. Integrating formation of a replacement gate transistor and a non-volatile memory cell having thin film storage
US8728886B2 (en) 2012-06-08 2014-05-20 Freescale Semiconductor, Inc. Integrating formation of a replacement gate transistor and a non-volatile memory cell using a high-k dielectric
US8741719B1 (en) 2013-03-08 2014-06-03 Freescale Semiconductor, Inc. Integrating formation of a logic transistor and a non-volatile memory cell using a partial replacement gate technique
US8871598B1 (en) 2013-07-31 2014-10-28 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-k and metal gate integration using gate-first methodology
US8877585B1 (en) 2013-08-16 2014-11-04 Freescale Semiconductor, Inc. Non-volatile memory (NVM) cell, high voltage transistor, and high-K and metal gate transistor integration
US8877568B2 (en) 2010-10-29 2014-11-04 Freescale Semiconductor, Inc. Methods of making logic transistors and non-volatile memory cells
US8901632B1 (en) 2013-09-30 2014-12-02 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-K and metal gate integration using gate-last methodology
US8906764B2 (en) 2012-01-04 2014-12-09 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and logic integration
US8932925B1 (en) 2013-08-22 2015-01-13 Freescale Semiconductor, Inc. Split-gate non-volatile memory (NVM) cell and device structure integration
US8951863B2 (en) 2012-04-06 2015-02-10 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and logic integration
US9006093B2 (en) 2013-06-27 2015-04-14 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high voltage transistor integration
US9082650B2 (en) 2013-08-21 2015-07-14 Freescale Semiconductor, Inc. Integrated split gate non-volatile memory cell and logic structure
US9082837B2 (en) 2013-08-08 2015-07-14 Freescale Semiconductor, Inc. Nonvolatile memory bitcell with inlaid high k metal select gate
US9087913B2 (en) 2012-04-09 2015-07-21 Freescale Semiconductor, Inc. Integration technique using thermal oxide select gate dielectric for select gate and apartial replacement gate for logic
US9111865B2 (en) 2012-10-26 2015-08-18 Freescale Semiconductor, Inc. Method of making a logic transistor and a non-volatile memory (NVM) cell
US9112056B1 (en) 2014-03-28 2015-08-18 Freescale Semiconductor, Inc. Method for forming a split-gate device
US9129996B2 (en) 2013-07-31 2015-09-08 Freescale Semiconductor, Inc. Non-volatile memory (NVM) cell and high-K and metal gate transistor integration
US9129855B2 (en) 2013-09-30 2015-09-08 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-k and metal gate integration using gate-first methodology
US9136129B2 (en) 2013-09-30 2015-09-15 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-k and metal gate integration using gate-last methodology
US9231077B2 (en) 2014-03-03 2016-01-05 Freescale Semiconductor, Inc. Method of making a logic transistor and non-volatile memory (NVM) cell
US9252152B2 (en) 2014-03-28 2016-02-02 Freescale Semiconductor, Inc. Method for forming a split-gate device
US9252246B2 (en) 2013-08-21 2016-02-02 Freescale Semiconductor, Inc. Integrated split gate non-volatile memory cell and logic device
US9257445B2 (en) 2014-05-30 2016-02-09 Freescale Semiconductor, Inc. Method of making a split gate non-volatile memory (NVM) cell and a logic transistor
US9275864B2 (en) 2013-08-22 2016-03-01 Freescale Semiconductor,Inc. Method to form a polysilicon nanocrystal thin film storage bitcell within a high k metal gate platform technology using a gate last process to form transistor gates
US9343314B2 (en) 2014-05-30 2016-05-17 Freescale Semiconductor, Inc. Split gate nanocrystal memory integration
US9379222B2 (en) 2014-05-30 2016-06-28 Freescale Semiconductor, Inc. Method of making a split gate non-volatile memory (NVM) cell
US9472418B2 (en) 2014-03-28 2016-10-18 Freescale Semiconductor, Inc. Method for forming a split-gate device
US11404433B2 (en) 2019-06-20 2022-08-02 Samsung Electronics Co., Ltd. Vertical memory devices

Families Citing this family (56)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7151040B2 (en) * 2004-08-31 2006-12-19 Micron Technology, Inc. Methods for increasing photo alignment margins
US7910288B2 (en) 2004-09-01 2011-03-22 Micron Technology, Inc. Mask material conversion
US7115525B2 (en) 2004-09-02 2006-10-03 Micron Technology, Inc. Method for integrated circuit fabrication using pitch multiplication
US7655387B2 (en) 2004-09-02 2010-02-02 Micron Technology, Inc. Method to align mask patterns
US7390746B2 (en) * 2005-03-15 2008-06-24 Micron Technology, Inc. Multiple deposition for integration of spacers in pitch multiplication process
US7253118B2 (en) 2005-03-15 2007-08-07 Micron Technology, Inc. Pitch reduced patterns relative to photolithography features
US7611944B2 (en) 2005-03-28 2009-11-03 Micron Technology, Inc. Integrated circuit fabrication
US7429536B2 (en) 2005-05-23 2008-09-30 Micron Technology, Inc. Methods for forming arrays of small, closely spaced features
US7560390B2 (en) 2005-06-02 2009-07-14 Micron Technology, Inc. Multiple spacer steps for pitch multiplication
US7396781B2 (en) 2005-06-09 2008-07-08 Micron Technology, Inc. Method and apparatus for adjusting feature size and position
US7888721B2 (en) 2005-07-06 2011-02-15 Micron Technology, Inc. Surround gate access transistors with grown ultra-thin bodies
US7768051B2 (en) 2005-07-25 2010-08-03 Micron Technology, Inc. DRAM including a vertical surround gate transistor
US7413981B2 (en) 2005-07-29 2008-08-19 Micron Technology, Inc. Pitch doubled circuit layout
US8123968B2 (en) 2005-08-25 2012-02-28 Round Rock Research, Llc Multiple deposition for integration of spacers in pitch multiplication process
US7816262B2 (en) 2005-08-30 2010-10-19 Micron Technology, Inc. Method and algorithm for random half pitched interconnect layout with constant spacing
US7696567B2 (en) 2005-08-31 2010-04-13 Micron Technology, Inc Semiconductor memory device
US7829262B2 (en) 2005-08-31 2010-11-09 Micron Technology, Inc. Method of forming pitch multipled contacts
US7557032B2 (en) 2005-09-01 2009-07-07 Micron Technology, Inc. Silicided recessed silicon
US7776744B2 (en) 2005-09-01 2010-08-17 Micron Technology, Inc. Pitch multiplication spacers and methods of forming the same
US7759197B2 (en) 2005-09-01 2010-07-20 Micron Technology, Inc. Method of forming isolated features using pitch multiplication
US7416943B2 (en) 2005-09-01 2008-08-26 Micron Technology, Inc. Peripheral gate stacks and recessed array gates
US7687342B2 (en) 2005-09-01 2010-03-30 Micron Technology, Inc. Method of manufacturing a memory device
US7572572B2 (en) 2005-09-01 2009-08-11 Micron Technology, Inc. Methods for forming arrays of small, closely spaced features
US7393789B2 (en) 2005-09-01 2008-07-01 Micron Technology, Inc. Protective coating for planarization
KR100771807B1 (en) * 2005-12-29 2007-10-30 주식회사 하이닉스반도체 Flash memory device and method for fabricating the same
US7842558B2 (en) 2006-03-02 2010-11-30 Micron Technology, Inc. Masking process for simultaneously patterning separate regions
US7476933B2 (en) 2006-03-02 2009-01-13 Micron Technology, Inc. Vertical gated access transistor
US7902074B2 (en) 2006-04-07 2011-03-08 Micron Technology, Inc. Simplified pitch doubling process flow
US8003310B2 (en) 2006-04-24 2011-08-23 Micron Technology, Inc. Masking techniques and templates for dense semiconductor fabrication
US7488685B2 (en) 2006-04-25 2009-02-10 Micron Technology, Inc. Process for improving critical dimension uniformity of integrated circuit arrays
US7795149B2 (en) 2006-06-01 2010-09-14 Micron Technology, Inc. Masking techniques and contact imprint reticles for dense semiconductor fabrication
US7723009B2 (en) 2006-06-02 2010-05-25 Micron Technology, Inc. Topography based patterning
US7611980B2 (en) 2006-08-30 2009-11-03 Micron Technology, Inc. Single spacer process for multiplying pitch by a factor greater than two and related intermediate IC structures
US7666578B2 (en) 2006-09-14 2010-02-23 Micron Technology, Inc. Efficient pitch multiplication process
US8129289B2 (en) 2006-10-05 2012-03-06 Micron Technology, Inc. Method to deposit conformal low temperature SiO2
KR100827441B1 (en) * 2006-10-12 2008-05-06 삼성전자주식회사 Non-volatile memory device and method of fabricating the same
KR20080060486A (en) * 2006-12-27 2008-07-02 동부일렉트로닉스 주식회사 Flash memory and the fabricating method thereof
US7476588B2 (en) * 2007-01-12 2009-01-13 Micron Technology, Inc. Methods of forming NAND cell units with string gates of various widths
US7923373B2 (en) 2007-06-04 2011-04-12 Micron Technology, Inc. Pitch multiplication using self-assembling materials
US8686487B2 (en) * 2007-06-14 2014-04-01 Micron Technology, Inc. Semiconductor devices and electronic systems comprising floating gate transistors
US8563229B2 (en) 2007-07-31 2013-10-22 Micron Technology, Inc. Process of semiconductor fabrication with mask overlay on pitch multiplied features and associated structures
US7737039B2 (en) 2007-11-01 2010-06-15 Micron Technology, Inc. Spacer process for on pitch contacts and related structures
US7659208B2 (en) 2007-12-06 2010-02-09 Micron Technology, Inc Method for forming high density patterns
US7790531B2 (en) 2007-12-18 2010-09-07 Micron Technology, Inc. Methods for isolating portions of a loop of pitch-multiplied material and related structures
US8030218B2 (en) 2008-03-21 2011-10-04 Micron Technology, Inc. Method for selectively modifying spacing between pitch multiplied structures
CN101620991B (en) * 2008-07-02 2011-08-17 中芯国际集成电路制造(上海)有限公司 Growth of atomic layer deposition epitaxial silicon of TFT flash memory cell
US8076208B2 (en) 2008-07-03 2011-12-13 Micron Technology, Inc. Method for forming transistor with high breakdown voltage using pitch multiplication technique
US8101497B2 (en) 2008-09-11 2012-01-24 Micron Technology, Inc. Self-aligned trench formation
US8492282B2 (en) 2008-11-24 2013-07-23 Micron Technology, Inc. Methods of forming a masking pattern for integrated circuits
US8415735B2 (en) * 2009-11-06 2013-04-09 Flashsilicon, Inc. Dual conducting floating spacer metal oxide semiconductor field effect transistor (DCFS MOSFET) and method to fabricate the same
US8618192B2 (en) * 2010-02-05 2013-12-31 Xerox Corporation Processes for producing polyester latexes via solvent-free emulsification
CN102456745B (en) * 2010-10-22 2013-09-04 北京大学 Flash memory as well as preparation method and operation method thereof
US8420542B2 (en) * 2011-05-27 2013-04-16 International Business Machines Corporation Method of patterned image reversal
CN103247626A (en) 2013-05-02 2013-08-14 复旦大学 Semi-floating gate device and manufacturing method thereof
CN105336704B (en) * 2014-08-08 2018-08-21 中芯国际集成电路制造(上海)有限公司 A kind of manufacturing method and electronic device of semiconductor devices
US10497866B1 (en) * 2018-06-19 2019-12-03 National Technology & Engineering Solutions Of Sandia, Llc Ionic floating-gate memory device

Citations (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5328810A (en) * 1990-05-07 1994-07-12 Micron Technology, Inc. Method for reducing, by a factor or 2-N, the minimum masking pitch of a photolithographic process
US5650343A (en) * 1995-06-07 1997-07-22 Advanced Micro Devices, Inc. Self-aligned implant energy modulation for shallow source drain extension formation
US5688704A (en) * 1995-11-30 1997-11-18 Lucent Technologies Inc. Integrated circuit fabrication
US5714412A (en) * 1996-12-02 1998-02-03 Taiwan Semiconductor Manufacturing Company, Ltd Multi-level, split-gate, flash memory cell and method of manufacture thereof
US6060743A (en) * 1997-05-21 2000-05-09 Kabushiki Kaisha Toshiba Semiconductor memory device having multilayer group IV nanocrystal quantum dot floating gate and method of manufacturing the same
US6093945A (en) * 1998-07-09 2000-07-25 Windbond Electronics Corp. Split gate flash memory with minimum over-erase problem
US6331463B1 (en) * 1998-09-19 2001-12-18 United Microelectronics Corp. Method for manufacturing low power high efficiency non-volatile erasable programmable memory cell structure
US6344993B1 (en) * 1999-06-30 2002-02-05 Sandisk Corporation Dual floating gate EEPROM cell array with steering gates shared by adjacent cells
US20020130356A1 (en) * 2000-02-01 2002-09-19 Taiwan Semiconductor Manufacturing Company Novel split gate flash cell for multiple storage
US20040087139A1 (en) * 2002-11-04 2004-05-06 Applied Materials, Inc. Nitrogen-free antireflective coating for use with photolithographic patterning
US20040256662A1 (en) * 2003-06-20 2004-12-23 International Business Machines Corporation Nonvolatile memory device using semiconductor nanocrystals and method of forming same
US6847068B2 (en) * 2002-07-26 2005-01-25 Nanya Technology Corporation Floating gate and fabrication method therefor
US20050085090A1 (en) * 2003-10-21 2005-04-21 Applied Materials, Inc. Method for controlling accuracy and repeatability of an etch process
US20050087892A1 (en) * 2003-10-27 2005-04-28 Cheng-Yuan Hsu [nand flash memory cell row, nand flash memory cell array, operation and fabrication method thereof]
US6903767B2 (en) * 2001-04-05 2005-06-07 Hewlett-Packard Development Company, L.P. Method and apparatus for initiating data capture in a digital camera by text recognition
US6903405B2 (en) * 2002-03-20 2005-06-07 Fujitsu Limited Semiconductor memory device with a pair of floating gates
US20050153502A1 (en) * 2003-12-30 2005-07-14 Samsung Electronics Co., Ltd. Flash memory device and method of manufacturing the same
US20050180217A1 (en) * 2003-07-30 2005-08-18 Yi Ding Nonvolatile memory cell with multiple floating gates formed after the select gate
US6939767B2 (en) * 2003-11-19 2005-09-06 Freescale Semiconductor, Inc. Multi-bit non-volatile integrated circuit memory and method therefor
US20050194627A1 (en) * 2001-03-19 2005-09-08 Sony Corporation Non-volatile semiconductor memory device and process for fabricating the same
US20050227434A1 (en) * 2004-04-13 2005-10-13 Sheng Wu [method of manufacturing non-volatile memory cell]
US6995063B2 (en) * 2003-12-30 2006-02-07 Dongbuanam Semiconductor, Inc. Method of fabricating memory cell in semiconductor device
US20060098505A1 (en) * 2004-11-04 2006-05-11 Chih-Hung Cho Failure test method for split gate flash memory
US20060102948A1 (en) * 2004-11-15 2006-05-18 Ko-Hsing Chang Method of fabricating flash memory
US7244679B2 (en) * 2003-08-12 2007-07-17 Dongbu Electronics Co., Ltd. Methods of forming silicon quantum dots and methods of fabricating semiconductor memory devices using the same

Patent Citations (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5328810A (en) * 1990-05-07 1994-07-12 Micron Technology, Inc. Method for reducing, by a factor or 2-N, the minimum masking pitch of a photolithographic process
US5650343A (en) * 1995-06-07 1997-07-22 Advanced Micro Devices, Inc. Self-aligned implant energy modulation for shallow source drain extension formation
US5688704A (en) * 1995-11-30 1997-11-18 Lucent Technologies Inc. Integrated circuit fabrication
US5714412A (en) * 1996-12-02 1998-02-03 Taiwan Semiconductor Manufacturing Company, Ltd Multi-level, split-gate, flash memory cell and method of manufacture thereof
US6060743A (en) * 1997-05-21 2000-05-09 Kabushiki Kaisha Toshiba Semiconductor memory device having multilayer group IV nanocrystal quantum dot floating gate and method of manufacturing the same
US6093945A (en) * 1998-07-09 2000-07-25 Windbond Electronics Corp. Split gate flash memory with minimum over-erase problem
US6331463B1 (en) * 1998-09-19 2001-12-18 United Microelectronics Corp. Method for manufacturing low power high efficiency non-volatile erasable programmable memory cell structure
US6344993B1 (en) * 1999-06-30 2002-02-05 Sandisk Corporation Dual floating gate EEPROM cell array with steering gates shared by adjacent cells
US20020130356A1 (en) * 2000-02-01 2002-09-19 Taiwan Semiconductor Manufacturing Company Novel split gate flash cell for multiple storage
US20050194627A1 (en) * 2001-03-19 2005-09-08 Sony Corporation Non-volatile semiconductor memory device and process for fabricating the same
US6903767B2 (en) * 2001-04-05 2005-06-07 Hewlett-Packard Development Company, L.P. Method and apparatus for initiating data capture in a digital camera by text recognition
US6903405B2 (en) * 2002-03-20 2005-06-07 Fujitsu Limited Semiconductor memory device with a pair of floating gates
US6847068B2 (en) * 2002-07-26 2005-01-25 Nanya Technology Corporation Floating gate and fabrication method therefor
US20040087139A1 (en) * 2002-11-04 2004-05-06 Applied Materials, Inc. Nitrogen-free antireflective coating for use with photolithographic patterning
US20040256662A1 (en) * 2003-06-20 2004-12-23 International Business Machines Corporation Nonvolatile memory device using semiconductor nanocrystals and method of forming same
US20050180217A1 (en) * 2003-07-30 2005-08-18 Yi Ding Nonvolatile memory cell with multiple floating gates formed after the select gate
US7244679B2 (en) * 2003-08-12 2007-07-17 Dongbu Electronics Co., Ltd. Methods of forming silicon quantum dots and methods of fabricating semiconductor memory devices using the same
US20050085090A1 (en) * 2003-10-21 2005-04-21 Applied Materials, Inc. Method for controlling accuracy and repeatability of an etch process
US20050087892A1 (en) * 2003-10-27 2005-04-28 Cheng-Yuan Hsu [nand flash memory cell row, nand flash memory cell array, operation and fabrication method thereof]
US6939767B2 (en) * 2003-11-19 2005-09-06 Freescale Semiconductor, Inc. Multi-bit non-volatile integrated circuit memory and method therefor
US20050153502A1 (en) * 2003-12-30 2005-07-14 Samsung Electronics Co., Ltd. Flash memory device and method of manufacturing the same
US6995063B2 (en) * 2003-12-30 2006-02-07 Dongbuanam Semiconductor, Inc. Method of fabricating memory cell in semiconductor device
US20050227434A1 (en) * 2004-04-13 2005-10-13 Sheng Wu [method of manufacturing non-volatile memory cell]
US20060098505A1 (en) * 2004-11-04 2006-05-11 Chih-Hung Cho Failure test method for split gate flash memory
US20060102948A1 (en) * 2004-11-15 2006-05-18 Ko-Hsing Chang Method of fabricating flash memory

Cited By (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100009503A1 (en) * 2008-07-09 2010-01-14 Kai James K Method of forming dielectric layer above floating gate for reducing leakage current
US7915124B2 (en) 2008-07-09 2011-03-29 Sandisk Corporation Method of forming dielectric layer above floating gate for reducing leakage current
US7919809B2 (en) * 2008-07-09 2011-04-05 Sandisk Corporation Dielectric layer above floating gate for reducing leakage current
US20100006915A1 (en) * 2008-07-09 2010-01-14 Dana Lee Dielectric layer above floating gate for reducing leakage current
US20100081267A1 (en) * 2008-09-30 2010-04-01 Vinod Robert Purayath Method for forming self-aligned dielectric cap above floating gate
US8207036B2 (en) 2008-09-30 2012-06-26 Sandisk Technologies Inc. Method for forming self-aligned dielectric cap above floating gate
US8617959B2 (en) 2010-02-08 2013-12-31 Micron Technology, Inc. Resistive memory and methods of processing resistive memory
US20110193044A1 (en) * 2010-02-08 2011-08-11 Micron Technology, Inc. Resistive memory and methods of processing resistive memory
US8048755B2 (en) 2010-02-08 2011-11-01 Micron Technology, Inc. Resistive memory and methods of processing resistive memory
US8324065B2 (en) 2010-02-08 2012-12-04 Micron Technology, Inc. Resistive memory and methods of processing resistive memory
US8877568B2 (en) 2010-10-29 2014-11-04 Freescale Semiconductor, Inc. Methods of making logic transistors and non-volatile memory cells
US20120248523A1 (en) * 2011-03-31 2012-10-04 Shroff Mehul D Non-volatile memory and logic circuit process integration
US8564044B2 (en) * 2011-03-31 2013-10-22 Freescale Semiconductor, Inc. Non-volatile memory and logic circuit process integration
US8658497B2 (en) 2012-01-04 2014-02-25 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and logic integration
US8669158B2 (en) 2012-01-04 2014-03-11 Mark D. Hall Non-volatile memory (NVM) and logic integration
US8906764B2 (en) 2012-01-04 2014-12-09 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and logic integration
US8951863B2 (en) 2012-04-06 2015-02-10 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and logic integration
US8722493B2 (en) 2012-04-09 2014-05-13 Freescale Semiconductor, Inc. Logic transistor and non-volatile memory cell integration
US9087913B2 (en) 2012-04-09 2015-07-21 Freescale Semiconductor, Inc. Integration technique using thermal oxide select gate dielectric for select gate and apartial replacement gate for logic
US8716781B2 (en) * 2012-04-09 2014-05-06 Freescale Semiconductor, Inc. Logic transistor and non-volatile memory cell integration
US8728886B2 (en) 2012-06-08 2014-05-20 Freescale Semiconductor, Inc. Integrating formation of a replacement gate transistor and a non-volatile memory cell using a high-k dielectric
US9111865B2 (en) 2012-10-26 2015-08-18 Freescale Semiconductor, Inc. Method of making a logic transistor and a non-volatile memory (NVM) cell
US8716089B1 (en) 2013-03-08 2014-05-06 Freescale Semiconductor, Inc. Integrating formation of a replacement gate transistor and a non-volatile memory cell having thin film storage
US8741719B1 (en) 2013-03-08 2014-06-03 Freescale Semiconductor, Inc. Integrating formation of a logic transistor and a non-volatile memory cell using a partial replacement gate technique
US9006093B2 (en) 2013-06-27 2015-04-14 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high voltage transistor integration
US8871598B1 (en) 2013-07-31 2014-10-28 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-k and metal gate integration using gate-first methodology
US9129996B2 (en) 2013-07-31 2015-09-08 Freescale Semiconductor, Inc. Non-volatile memory (NVM) cell and high-K and metal gate transistor integration
US9082837B2 (en) 2013-08-08 2015-07-14 Freescale Semiconductor, Inc. Nonvolatile memory bitcell with inlaid high k metal select gate
US8877585B1 (en) 2013-08-16 2014-11-04 Freescale Semiconductor, Inc. Non-volatile memory (NVM) cell, high voltage transistor, and high-K and metal gate transistor integration
US9082650B2 (en) 2013-08-21 2015-07-14 Freescale Semiconductor, Inc. Integrated split gate non-volatile memory cell and logic structure
US9252246B2 (en) 2013-08-21 2016-02-02 Freescale Semiconductor, Inc. Integrated split gate non-volatile memory cell and logic device
US8932925B1 (en) 2013-08-22 2015-01-13 Freescale Semiconductor, Inc. Split-gate non-volatile memory (NVM) cell and device structure integration
US9275864B2 (en) 2013-08-22 2016-03-01 Freescale Semiconductor,Inc. Method to form a polysilicon nanocrystal thin film storage bitcell within a high k metal gate platform technology using a gate last process to form transistor gates
US8901632B1 (en) 2013-09-30 2014-12-02 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-K and metal gate integration using gate-last methodology
US9136129B2 (en) 2013-09-30 2015-09-15 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-k and metal gate integration using gate-last methodology
US9129855B2 (en) 2013-09-30 2015-09-08 Freescale Semiconductor, Inc. Non-volatile memory (NVM) and high-k and metal gate integration using gate-first methodology
US9231077B2 (en) 2014-03-03 2016-01-05 Freescale Semiconductor, Inc. Method of making a logic transistor and non-volatile memory (NVM) cell
US9252152B2 (en) 2014-03-28 2016-02-02 Freescale Semiconductor, Inc. Method for forming a split-gate device
US9112056B1 (en) 2014-03-28 2015-08-18 Freescale Semiconductor, Inc. Method for forming a split-gate device
US9472418B2 (en) 2014-03-28 2016-10-18 Freescale Semiconductor, Inc. Method for forming a split-gate device
US9257445B2 (en) 2014-05-30 2016-02-09 Freescale Semiconductor, Inc. Method of making a split gate non-volatile memory (NVM) cell and a logic transistor
US9343314B2 (en) 2014-05-30 2016-05-17 Freescale Semiconductor, Inc. Split gate nanocrystal memory integration
US9379222B2 (en) 2014-05-30 2016-06-28 Freescale Semiconductor, Inc. Method of making a split gate non-volatile memory (NVM) cell
US11404433B2 (en) 2019-06-20 2022-08-02 Samsung Electronics Co., Ltd. Vertical memory devices

Also Published As

Publication number Publication date
US7547599B2 (en) 2009-06-16
US20060267075A1 (en) 2006-11-30

Similar Documents

Publication Publication Date Title
US7547599B2 (en) Multi-state memory cell
US8174061B2 (en) Floating-gate structure with dielectric component
US7851292B2 (en) Methods of forming and programming floating-gate memory cells having carbon nanotubes
US7670907B2 (en) Isolation regions for semiconductor devices and their formation
US11646363B2 (en) Methods of forming NAND cell units
US7358561B2 (en) Source lines for NAND memory devices
US20080258203A1 (en) Stacked sonos memory
US20060267070A1 (en) Gate coupling in floating-gate memory cells
US20050259468A1 (en) Select lines for NAND memory devices
US20070063262A1 (en) NAND memory arrays
US20100255669A1 (en) Methods Of Forming Transistor Gate Constructions, Methods Of Forming NAND Transistor Gate Constructions, And Methods Forming DRAM Transistor Gate Constructions
US8507971B2 (en) Apparatus and method for a memory array with shallow trench isolation regions between bit lines for increased process margins
US6861697B1 (en) Interconnecting conductive layers of memory devices
US8004031B2 (en) Memory device transistors
WO2000041236A1 (en) Integrated circuit memory cell upon a dielectric base

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION