US20090020805A1 - Non-volatile memory devices and methods of forming the same - Google Patents

Non-volatile memory devices and methods of forming the same Download PDF

Info

Publication number
US20090020805A1
US20090020805A1 US11/950,143 US95014307A US2009020805A1 US 20090020805 A1 US20090020805 A1 US 20090020805A1 US 95014307 A US95014307 A US 95014307A US 2009020805 A1 US2009020805 A1 US 2009020805A1
Authority
US
United States
Prior art keywords
layer
forming
insulating layer
dielectric
volatile memory
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/950,143
Inventor
Jin-Hwa Heo
Chul-Sung Kim
Bon-young Koo
Ki-Hyun Hwang
Chang-Hyun Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HEO, JIN-HWA, HWANG, KI-HYUN, KIM, CHUL-SUNG, KOO, BON-YOUNG, LEE, CHANG-HYUN
Publication of US20090020805A1 publication Critical patent/US20090020805A1/en
Priority to US12/916,718 priority Critical patent/US8525275B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/792Field effect transistors with field effect produced by an insulated gate with charge trapping gate insulator, e.g. MNOS-memory transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28017Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
    • H01L21/28158Making the insulator
    • H01L21/28167Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation
    • H01L21/28202Making the insulator on single crystalline silicon, e.g. using a liquid, i.e. chemical oxidation in a nitrogen-containing ambient, e.g. nitride deposition, growth, oxynitridation, NH3 nitridation, N2O oxidation, thermal nitridation, RTN, plasma nitridation, RPN
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/401Multistep manufacturing processes
    • H01L29/4011Multistep manufacturing processes for data storage electrodes
    • H01L29/40117Multistep manufacturing processes for data storage electrodes the electrodes comprising a charge-trapping insulator
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/4234Gate electrodes for transistors with charge trapping gate insulator
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • H01L29/511Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
    • H01L29/513Insulating materials associated therewith with a compositional variation, e.g. multilayer structures the variation being perpendicular to the channel plane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • H01L29/518Insulating materials associated therewith the insulating material containing nitrogen, e.g. nitride, oxynitride, nitrogen-doped material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66833Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a charge trapping gate insulator, e.g. MNOS transistors

Definitions

  • the present invention relates to semiconductor devices and methods of forming the same. More specifically, the present invention is directed to non-volatile memory devices and methods of forming the same.
  • Non-volatile memory devices retain their stored data even when their power supplies are interrupted. Flash memory devices are well known as representative non-volatile memory devices.
  • a flash memory device includes a unit cell with an electrically isolated charge storing element.
  • a threshold voltage of a flash memory cell can be regulated by storing charges in the charge storing element or ejecting charges from the charge storing element, so as to store predetermined logical data in the flash memory cell and allow the stored logical data to be read therefrom.
  • a flash memory device can write and/or erase data electrically.
  • a flash memory device requires low operation voltages (e.g. a program voltage, an erase voltage and/or a verify voltage, etc.).
  • operation voltages e.g. a program voltage, an erase voltage and/or a verify voltage, etc.
  • operation voltages e.g. a program voltage, an erase voltage and/or a verify voltage, etc.
  • characteristics of an oxide layer that is formed to surround a charge storing element may become degraded and result in erroneous operation, such as loss of the data stored in the charge storing element.
  • flash memory devices are required to have long-term data retention characteristics.
  • charges stored in the charge storing element may leak through an oxide layer (e.g., an oxide layer interposed between the charge storing element and a semiconductor substrate).
  • oxide layer e.g., an oxide layer interposed between the charge storing element and a semiconductor substrate.
  • the non-volatile memory device may include: a dielectric layer including an oxide layer on a substrate, the dielectric layer including at least two regions therein that each extend across at least a major extent of the dielectric layer and have significantly higher nitrogen concentration relative to other regions of the dielectric layer; a charge storage layer on the dielectric layer; a blocking insulating layer on the charge storage layer; and a gate electrode on the blocking insulating layer.
  • the method may include: forming a dielectric layer including a nitride layer on a substrate; transforming at least a portion of the nitride layer extending across at least a major lateral extent of the dielectric layer to include added oxygen; forming a charge storage layer on the dielectric layer; forming a blocking insulating layer on the charge storage layer; and forming a gate electrode on the blocking insulating layer.
  • the method may include: forming a dielectric layer on a substrate; reacting at least a major portion of free bonds remaining in the dielectric layer with each other; forming a charge storage layer on the dielectric layer; forming a blocking insulating layer on the charge storage layer; and forming a gate electrode on the blocking insulating layer.
  • the method may include: forming an oxide layer on a substrate; forming a nitride layer on the oxide layer; oxidizing at least a portion of the nitride layer; forming a charge storage layer on the oxidized nitride layer; forming a blocking insulating layer on the charge storage layer; and forming a gate electrode on the blocking insulating layer.
  • FIGS. 1 through 5 are cross-sectional views illustrating methods of forming a non-volatile memory device according to some embodiments of the present invention.
  • FIG. 6 is a flowchart illustrating methods of forming a dielectric layer in a non-volatile memory device according to some embodiments of the present invention.
  • FIG. 7 is a cross-sectional view illustrating other methods of forming a non-volatile memory device according to some embodiments of the present invention.
  • FIG. 8 is a cross-sectional view of a non-volatile memory device according to some embodiments of the present invention.
  • FIG. 9 is a graph illustrating concentrations of nitrogen in a dielectric layer of a non-volatile memory device according to exemplary embodiments of the present invention.
  • Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, film or region to another element, film or region as illustrated in the figures. It will be understood that these terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures.
  • Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention.
  • the thickness of films and regions in the drawings may be exaggerated for clarity. Additionally, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected.
  • embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing.
  • an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a discrete change from implanted to non-implanted region.
  • a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place.
  • the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
  • FIGS. 1 through 5 are cross-sectional views illustrating methods of forming a non-volatile memory device according to some embodiments of the present invention.
  • FIG. 6 is a flowchart illustrating methods of forming a dielectric layer in a non-volatile memory device according to some embodiments of the present invention
  • FIG. 7 is a cross-sectional view illustrating other methods of forming a non-volatile memory device according to some embodiment of the present invention.
  • some methods of forming a non-volatile memory device include forming a dielectric layer ( 515 of FIG. 3 ) on a semiconductor substrate 500 , which will be described below in detail with reference to the flowchart of FIG. 6 and the cross-sectional views of FIGS. 1 through 3 .
  • An oxide layer 505 is formed on the substrate 500 (S 550 ).
  • the oxide layer 505 may be formed as thermal oxide by a thermal oxidation process carried out on the substrate 500 .
  • the oxide layer 505 may be formed by depositing oxide, such as by a chemical vapor deposition (CVD), on the substrate 500 .
  • a device isolation layer (not shown) may be formed in the substrate 500 to define an active region (not shown). The active region may be defined in a portion of the substrate 500 that is surrounded by the device isolation layer.
  • the oxide layer 505 may be restrictively formed on a defined portion of a top surface of the active region, or it may be formed on the entire surface of the substrate 500 .
  • the oxide layer 505 may be formed before or after the formation of the device isolation layer.
  • the oxide layer 505 After the oxide layer 505 is formed (S 550 ), it may be subjected to a nitridation treatment (S 555 ) in which nitrogen atoms are introduced into the oxide layer 505 .
  • the introduced nitrogen atoms may accumulate at a first interface region 600 between the oxide layer 505 and the substrate 500 , and result in a significant nitrogen concentration (e.g., substantially more nitrogen concentration) at the first interface region 600 relative to other areas thereof.
  • the first interface region 600 having the significant nitrogen concentration is hereinafter referred to as a first nitrogen accumulation region.
  • the first nitrogen accumulation region may have a nitrogen concentration in a range of, for example, 1 to 20 percent per volume. However, the nitrogen concentration of the first nitrogen accumulation region is not limited to any particular range.
  • Free bonds may be created at the first interface region 600 by the different materials of the oxide layer 505 and the substrate 500 contacting each other.
  • the term free bonds is used herein to refer to an unsaturated bonding state, and may be created when atoms in the first interface region 600 are not bonded completely to one another.
  • the free bonds of the first boundary region 600 can be significantly reduced by the nitridation treatment (S 555 ) introducing nitrogen atoms into the oxide layer 505 .
  • the nitrogen atoms of the first nitrogen accumulation region, formed by the nitridation treatment can bond to at least some of the free bonds of the first interface region 600 , and thereby eliminate those free bonds.
  • a relatively small amount of bulk free bonds may exist in the oxide layer 505 , and can bond to the nitrogen atoms that are introduced by the nitridation treatment (S 555 ). Thus, bulk free bonds in the oxide layer 505 may also be reduced by than the nitridation treatment (S 555 ).
  • the nitridation treatment may be performed at least in part by a thermal nitridation process, a plasma nitridation process, and/or a radical nitridation process.
  • the radical nitridation process is a nitridation process that uses a process gas with a sufficiently excited radical state.
  • the plasma nitridation process and/or the radical nitridation process may use heat energy auxiliary.
  • the process gas of the nitridation treatment may include at least one selected from the group consisting of nitrogen (N 2 ) gas, nitrogen oxide (NO) gas, dinitrogen oxide (N 2 O) gas, and ammonia (NH 3 ) gas.
  • a nitride layer 510 is formed on the oxide layer 505 (S 560 ).
  • the nitride layer 510 may be formed with, for example, silicon nitride.
  • the nitride layer 510 may be formed by chemical vapor deposition (CVD).
  • the nitride layer 510 may include free bonds, which may be created when atoms of the nitride layer 510 are not completely bonded to other atoms.
  • the nitride layer 510 can be formed directly on the oxide layer 505 , which may result in the formation of a second interface region 610 between the nitride layer 510 and the oxide layer 505 .
  • an oxidation process is performed to oxidize the nitride layer 510 (S 565 ).
  • the oxidized nitride layer 510 a and the oxide layer 505 can form a dielectric layer 515 .
  • charges can tunnel through the dielectric layer 515 .
  • the oxidation process (S 565 ) transforms at least a portion of the nitride layer 510 extending across at least a major lateral extent of the dielectric layer to contain added oxygen.
  • the oxygen added to the nitride layer 510 by the oxidation process (S 565 ) can reduce free bonds in the oxidized nitride layer 510 a .
  • the oxidation process (S 565 ) reacts at least some of the free bonds in the nitride layer 510 with each other and, thereby, reduces the free bonds in the oxidized nitride layer 510 a .
  • Oxygen atoms supplied by the oxidation process can replace some nitrogen atoms and the nitride layer 510 .
  • at least some of the free bonds in the nitride layer 510 may react with each other and, thereby, be eliminated.
  • the amount of free bonds in the oxidized nitride layer 510 a can be substantially reduced relative to the amount of free bonds in the nitride layer 510 .
  • At least a portion of the oxidized nitride layer 510 may be formed from oxide.
  • oxygen atoms can replace some nitrogen atoms of the nitride layer 510 , and thereby form at least a portion of the oxidized nitride layer 510 a from oxide.
  • the nitrogen atoms replaced by the oxygen atoms may primarily accumulate in a defined region of the dielectric layer 515 .
  • the replaced nitrogen atoms may be released from the dielectric layer 515 by being converted to gaseous form.
  • the gaseous nitrogen atoms can be exhausted from a process chamber in which the oxidation process is performed.
  • the nitride layer 510 may be fully oxidized by the oxidation process, such as by oxidizing the entire nitride layer 510 through the oxidation process.
  • a substantial portion or all of the oxidized nitride layer 510 a may be formed of oxide
  • a substantial portion or all of the dielectric layer 515 may be formed of oxide.
  • a part of the nitrogen atoms replaced by the oxygen atoms may accumulate in a predetermined region of the dielectric layer 515 to form a region having a significant nitrogen concentration in the dielectric layer 515 relative to other areas thereof.
  • the region of the dielectric layer 515 having a significant nitrogen concentration is hereinafter referred to as a second nitrogen accumulation region.
  • the second nitrogen accumulation region may be formed along the second interface region 610 .
  • the second nitrogen accumulation region may have a nitrogen concentration in a range of, for example, 1 to 15 percent per volume. However, the nitrogen concentration of the second nitrogen accumulation region is not limited to any particular range.
  • a relatively small amount of bulk free bonds may also exist in the oxidized nitride layer 510 a . At least some of the bulk free bonds in the oxidized nitride layer 510 a may bond to the substituted nitrogen atoms, which may substantially reduce or eliminate the presence of bulk free bonds in the oxidized nitride layer 510 a.
  • the nitride layer 510 may be partially oxidized, such as along an upper portion thereof, by the oxidation process. Accordingly, a dielectric layer 515 ′ can be formed that includes an oxide layer 505 , a residual nitride layer 510 ′, and an oxidized nitride layer 510 a , which are stacked in the listed order. Free bonds can be significantly reduced in the oxidized portion of the nitride layer 510 .
  • a process of fully oxidizing the nitride layer 510 is hereinafter referred to as a full oxidation process and a process of partially oxidizing the nitride layer 510 is hereinafter referred to as a partial oxidation process.
  • some methods of forming a dielectric layer may include repeatedly performing the steps S 560 and S 565 at least two times.
  • the repetitively performed oxidation step S 565 may each be the full oxidation process or the partial oxidation process, or, alternatively, some of the repetitively performed oxidation steps S 565 may be the full oxidation process and some others may be the partial oxidation process.
  • the dielectric layer 515 includes at least the first and second nitrogen accumulation regions.
  • the dielectric layer can include at least three regions each having a substantially high nitrogen concentration.
  • the dielectric layer 515 may have a sufficient thickness, such as greater than 25 angstroms, to inhibit/prevent direct tunneling of charges therethrough during operation of the non-volatile memory device formed therewith.
  • the oxidation process can be carried out using a process gas containing oxygen.
  • the oxidation process may use a process gas containing at least one selected from the group consisting of oxygen (O 2 ) gas, ozone (O 3 ) gas, and vapor (H 2 O).
  • the oxidation process may be carried out as a dry oxidation process, a wet oxidation process, a radical oxidation process, a plasma oxidation process, and/or an oxidation process using hydrogen chloride.
  • a charge storage layer 520 is formed on the dielectric layer 515 .
  • a blocking insulating layer 525 is formed on the charge storage layer 520 .
  • a gate conductive layer 530 is formed on the blocking insulating layer 525 .
  • the dielectric layer 515 can be replaced with a dielectric layer 515 ′ shown in FIG. 7 . Furthermore, the dielectric layer 515 can be replaced with any one or more of the dielectric layers described herein.
  • the charge storage layer 520 can be formed from a material that is configured to store charges. Further, the charge storage layer 520 may include trap sites to store charges.
  • the charge storage layer 520 may include a single layer or multiple layers.
  • the charge storage layer 520 may include at least one material selected from the group consisting of silicon nitride, silicon oxynitride, a high-k dielectric (e.g., hafnium aluminate, hafnium silicate, etc.) having a higher dielectric constant than silicon oxide, and an insulating material where dots (described below) can be uniformly distributed in the insulating material.
  • the hafnium aluminate may be HfSiO or HfSiON.
  • the dots may be formed from silicon, silicon germanium, and/or metal, and can be defined in relatively small spaced apart regions in the insulating material.
  • the charge storage layer 520 may include at least one insulating layer having the same as or higher dielectric constant than the blocking insulating layer 525 .
  • the charge storage layer 520 may be formed of doped silicon or undoped silicon.
  • the dielectric layer 515 and the charge storage layer 520 may be formed on the active region (not shown) to be self-aligned to the active region.
  • the blocking insulating layer 525 may be formed after the formation of the device isolation layer (not shown).
  • the blocking insulating layer 525 may be a single layer or multiple layers.
  • the blocking insulating layer 525 includes at least one insulating layer having a higher dielectric constant than the dielectric layer 515 .
  • the blocking insulating layer 525 may include at least one insulating layer having a higher dielectric constant than a highest dielectric constant portion (e.g., a highest dielectric constant of a major portion) of the dielectric layer 515 .
  • the first and second nitrogen accumulation regions may have a higher dielectric constant than a substantially low nitrogen concentration portion of the dielectric layer 515 .
  • the blocking insulating layer 525 may include at least one insulating layer having a higher dielectric constant than the first and second nitrogen accumulation regions.
  • the blocking insulating layer 525 may include at least one insulating layer having a higher dielectric constant than the residual nitride layer 510 ′.
  • the blocking insulating layer 525 may include an insulative metal oxide (e.g., hafnium oxide, aluminum oxide, etc.) having a high-k dielectric constant, hafnium aluminate (e.g., HfAlO or HfAlON), and/or hafnium silicate (e.g., HfSiO or HfSiON).
  • both the charge storage layer 520 and the blocking insulating layer 525 include hafnium aluminate or hafnium silicate
  • a hafnium ratio of the charge storage layer 520 e.g., concentration of hafnium relative to other material(s) in the charge storage layer 520
  • concentration of hafnium relative to other material(s) in the charge storage layer 520 may be higher than that of the blocking insulating layer 525 . Consequently, a trap density of the charge storage layer 520 may be increased and the insulating characteristics of the blocking insulating layer 525 may be enhanced.
  • the gate conductive layer 530 may be a single layer or multiple layers.
  • the gate conductive layer 530 may include doped silicon, metal, conductive metal nitride, a metal containing material, and/or metal silicide.
  • At least a portion of the gate conductive layer 530 contacting the blocking insulating layer 525 can be formed from a conductive material having a high work function to decrease/prevent charge tunneling through the blocking insulating layer 525 .
  • at least a portion of the gate conductive layer 530 contacting the blocking insulating layer 525 may be formed from a conductive material having a work function that is equal to or higher than 4.0 eV.
  • the gate conductive layer 530 contacting the blocking insulating layer 525 may include P-type silicon, Ti, TiN, TaN, TaTi, TaSiN, Ta, W, Hf, HfN, Nb, Mo, RuO 2 , RuO, MoN, WN, WSi, NiSi, Ti 3 Al, Ti 2 AlN, Pd, Ir, Pt, Co, Cr, CoSi, NiSi, and/or AlSi.
  • the gate conductive layer 530 is patterned to form a gate electrode 530 a .
  • the gate electrode 530 crosses over the active region.
  • the charge storage layer 520 is formed of doped silicon or undoped silicon
  • the gate conductive layer 530 , the blocking insulating layer 525 , and the charge storage layer 520 may be successively etched.
  • an electrically isolated charge storage layer 520 can be formed between the gate electrode 530 a and the substrate 500 .
  • the gate conductive layer 530 may be etched using the blocking insulating layer 525 as an etch-stop layer to form the gate electrode 530 a .
  • the gate electrode 530 a may be formed by successively etching the gate conductive layer 530 , the blocking insulating layer 525 , and the charge storage layer 520 .
  • a source region 535 s and a drain region 535 d are formed in the substrate 500 adjacent to opposite sides of the gate electrode 530 a .
  • the source and drain regions 535 s and 535 d can be formed by introducing dopant ions into the substrate 500 .
  • the source and drain regions 535 s and 535 d may be an inversion layer formed by inverting the surface of the substrate 500 , such as by forming a material layer on the source and drain regions 535 s and 535 d to invert the surface of the substrate 500 .
  • At least a portion of the nitride layer 510 is oxidized during the oxidation process to reduce free bonds in the nitride layer 510 . Free bonds in the dielectric layer 515 or 515 ′ between the charge storage layer 520 and the substrate 500 may thereby be reduced/minimized to enhance data retention properties and/or durability of the resulting non-volatile memory device.
  • the free bonds in the dielectric layer 515 or 515 ′ were not reduced as described herein, the charges stored in the charge storage layer 520 could more readily leak therefrom to the substrate 500 by tunneling using the free bonds, which would degrade the data retention properties of the non-volatile memory device. Moreover, if the free bonds in the dielectric layer 515 or 515 ′ were not reduced as described herein, then during an erase operation and/or a program operation of the non-volatile memory device, tunneling charges may be trapped by the free bonds, which may change the program threshold voltage and erase threshold voltage over time with the repetition of the program and erase operations of the non-volatile memory device, and may therefore degrade the durability of the non-volatile memory device.
  • the nitride layer 510 including a large amount of free bonds can be oxidized to reduce/minimize the free bonds in the dielectric layer 515 .
  • the data retention properties and/or the durability of the non-volatile memory device may be enhanced.
  • a nitridation treatment can be performed to form a first nitrogen accumulation region at the first interface region 600 .
  • Nitrogen atoms of the first nitrogen accumulation region can bond to the free bonds of the first interface region 600 to suppress the leakage of charges stored in the charge storage layer 520 and prevent the charges from being trapped to such free bonds.
  • the data retention properties and/or the durability of the non-volatile memory device may be enhanced.
  • the nitrogen accumulation regions have a narrower energy band gap than portions formed of oxide in the dielectric layer 515 (e.g., the oxide layer 505 below the second nitrogen accumulation region and the oxidized nitride layer 510 a on the second nitrogen accumulation region), which may enhance the efficiency of an erase operation in which the charges stored in the charge storage layer 520 are ejected to the substrate 500 .
  • an energy band gap of the residual nitride layer 510 ′ is also narrower than that of portions formed of oxide in the dielectric layer 515 ′, which may enhance the efficiency of an erase operation of the non-volatile memory device.
  • the blocking insulating layer 525 includes at least one insulating layer having a higher dielectric constant than a highest dielectric constant portion (e.g., a highest dielectric constant of a major portion) of the dielectric layer 515 .
  • a minimum field in the dielectric layer 515 is stronger than that in the blocking insulating layer 525 when a voltage is applied to the gate electrode 530 a and to the substrate 500 to generate a potential difference therebetween. Therefore, the amount of charges migrating through the dielectric layer 515 increases while the amount of charges migrating through the blocking insulating layer 525 decreases.
  • a difference between limit values of a program threshold voltage and an erase threshold voltage may increase and erase and program times may be reduced.
  • the data retention property of the non-volatile memory device may be enhanced. Due to the above effects, the non-volatile memory device according to various embodiments may operate as a multi-bit non-volatile memory device.
  • At least a portion of the gate conductive layer 530 contacting the blocking insulating layer 525 can have a work function that is equal to or higher than 4.0 eV. Accordingly, charge tunneling through the blocking insulating layer 525 may decrease, which can reduce program and/or erase times of a non-volatile memory device and increase a difference between limit values of a program threshold voltage and an erase threshold voltage.
  • a non-volatile memory device according to some embodiments of the present invention will now be further described below with reference to FIGS. 8 and 9 .
  • FIG. 8 is a cross-sectional view of a non-volatile memory device according to some embodiments of the present invention
  • FIG. 9 is a graph illustrating a concentration of nitrogen in a dielectric layer of a non-volatile memory device according to an exemplary embodiment of the present invention.
  • the x-axis represents positions and the y-axis represents a nitrogen concentration depending on the position.
  • a source region 535 s and a drain region 535 d are in a substrate 500 and are spaced apart from each other.
  • a dielectric layer 515 , a charge storage layer 520 , a blocking insulating layer 525 , and a gate electrode 530 a are sequentially stacked on a channel region between the source region 535 s and the drain region 535 d.
  • the dielectric layer 515 includes an oxide layer. More specifically, the dielectric layer 515 includes an oxide layer 505 and an oxidized nitride layer 510 a which are stacked in the order listed. The entirety of a deposited nitride layer may be fully oxidized to form the oxidized nitride layer 510 a . Accordingly, the dielectric layer 515 may include a combined oxide layer that includes the oxide layer 505 and the oxidized nitride layer 510 a .
  • the dielectric layer 515 includes at least two regions having a substantially high nitrogen concentration, which is hereinafter referred to as nitrogen accumulation regions 620 and 630 .
  • the first nitrogen accumulation region 620 is disposed at a first interface region 600 between the substrate 500 and the combined oxide layer included in the dielectric layer 515 .
  • the second nitrogen accumulation region 630 is disposed in the combined oxide layer included in the dielectric layer 515 .
  • the second nitrogen accumulation region 630 may be disposed at a second interface region 610 between the oxide layer 505 and the oxidized nitride layer 510 a .
  • a nitrogen concentration of the first nitrogen accumulation region 620 may be different from that of the second nitrogen accumulation region 630 . In particular, the nitrogen concentration of the first nitrogen accumulation region 620 may be higher than that of the second nitrogen accumulation region 630 .
  • the first nitrogen accumulation region 620 may have a nitrogen concentration in a range of 1 to 15 percent per volume
  • the second nitrogen accumulation region 630 may have a nitrogen concentration in a range of 1 to 20 percent per volume. More generally, the first and second nitrogen accumulation regions 620 and 630 can have different nitrogen concentrations from each other.
  • the charge storage layer 520 includes a material to store charges.
  • the charge storage layer 520 may include at least one insulating layer having trap sites to store charges.
  • the gate electrode 530 a , the blocking insulating layer 525 , and the charge storage layer 520 may have sidewalls that are aligned to each other.
  • the blocking insulating layer 525 and the charge storage layer 520 may laterally extend so as to essentially cover the entirety of the substrate 500 .
  • the charge storage layer 520 may be formed from doped silicon or undoped silicon.
  • the charge storage layer 520 may have a patterned shape so as to be electrically isolated from other charge storage layers and/or features of the non-volatile memory device.
  • the gate electrode 530 a , the blocking insulating layer 525 , and the charge storage layer 520 can include sidewalls that are aligned to each other as illustrated in FIG. 8 .
  • the blocking insulating layer 525 includes at least one insulating layer having a higher dielectric constant than a highest dielectric constant portion (e.g., a highest dielectric constant of at least a major portion) of the dielectric layer 515 .
  • the blocking insulating layer 525 and the charge storage layer 520 can be formed from the same materials, such as described above with reference to FIG. 4 and, accordingly, further description thereof is omitted.
  • the gate electrode 530 a is made of a conductive material. At least a portion of the gate electrode 530 a contacting the blocking insulating layer 525 can be formed from a conductive material having a high work function of at least 4.0 eV. Therefore, it can be possible to decrease tunneling of charges migrating from the gate electrode 530 a to the charge storage layer 520 through the blocking insulating layer 525 . As a result, program operation efficiency and/or erase operation efficiency of a non-volatile memory device may be enhanced.
  • the gate electrode 530 a can be made of the same material as described above with regard to FIG. 4 , so further description thereof is omitted.
  • the dielectric layer 515 between the charge storage layer 520 and the substrate 500 can include the combined oxide layer in which free bonds are reduced/minimized and can have at least two nitrogen accumulation regions 620 and 630 .
  • Nitrogen atoms of the first nitrogen accumulation region 620 are bonded to the free bonds of the first interface region 600 , thereby minimizing the free bonds of the first interface.
  • the second nitrogen accumulation region 630 is disposed in the combined oxide layer, such as at the second interface region 610 between the oxidized nitride layer 510 a and the oxide layer 505 .
  • the second interface region 610 is formed when a nitride layer is deposited on the oxide layer 505 .
  • a number of free bonds may exist at the second interface region 610 when the nitride layer was formed on the oxide layer 505 .
  • nitrogen atoms of the second nitrogen accumulation region 630 may bond to the free bonds of the second interface region 610 .
  • At least some of the free bonds of the second interface region 610 may react with each other or react to oxygen so as to be eliminated through a process performed to fully oxidize the nitride layer. Because of the full oxidation of the nitride layer, the second interface region 610 in the dielectric layer 515 may exist with an undefined shape, unlike some interfaces between dissimilar materials.
  • the oxidized nitride layer 510 a is essentially formed of oxide so that the second interface region 610 between the oxidized nitride layer 510 a and the oxide layer 505 can appear to have a blended region therebetween, instead of a well defined interface therebetween.
  • the dielectric layer 515 can reduce/minimize free bonds between the gate electrode 530 a and the substrate 500 . Therefore, it may be possible to reduce/prevent charges stored in the charge storage layer 520 from leaking through the free bonds. Moreover, it may be possible to reduce/prevent charges from being trapped by the free bonds during read operations and/or program operations. As a result, data retention properties and/or durability of a non-volatile memory device may be enhanced.
  • a minimum field in the dielectric layer 515 can be stronger than that in the blocking insulating layer 525 .
  • program operation speed and/or erase operation speed of a non-volatile memory device may be increased while an operation voltage thereof may be decreased.
  • At least a portion of the gate electrode 530 a contacting the blocking insulating layer 525 can have a high work function, which may decrease tunneling of charges migrating from the gate electrode 530 a to the charge storage layer 520 through the blocking insulating layer 525 . As a result, erasing efficiency and/or programming efficiency of a non-volatile memory device may be enhanced.

Abstract

A non-volatile memory device includes a dielectric layer between a charge storage layer and a substrate. Free bonds of the dielectric layer can be reduced to reduce/prevent charges from leaking through the free bonds and/or from being trapped by the free bonds. As a result, data retention properties and/or durability of a non-volatile memory device may be enhanced.

Description

    RELATED APPLICATIONS
  • This U.S. non-provisional patent application claims priority under 35 U.S.C §119 of Korean Patent Application 2007-0071237 filed on Jul. 16, 2007, the entirety of which is hereby incorporated by reference.
  • FIELD OF THE INVENTION
  • The present invention relates to semiconductor devices and methods of forming the same. More specifically, the present invention is directed to non-volatile memory devices and methods of forming the same.
  • BACKGROUND OF THE INVENTION
  • Non-volatile memory devices retain their stored data even when their power supplies are interrupted. Flash memory devices are well known as representative non-volatile memory devices. A flash memory device includes a unit cell with an electrically isolated charge storing element. A threshold voltage of a flash memory cell can be regulated by storing charges in the charge storing element or ejecting charges from the charge storing element, so as to store predetermined logical data in the flash memory cell and allow the stored logical data to be read therefrom. A flash memory device can write and/or erase data electrically.
  • Conventionally, a flash memory device requires low operation voltages (e.g. a program voltage, an erase voltage and/or a verify voltage, etc.). With the rise of operation voltages such as a program voltage and/or an erase voltage, characteristics of an oxide layer that is formed to surround a charge storing element may become degraded and result in erroneous operation, such as loss of the data stored in the charge storing element.
  • In addition, flash memory devices are required to have long-term data retention characteristics. However, charges stored in the charge storing element may leak through an oxide layer (e.g., an oxide layer interposed between the charge storing element and a semiconductor substrate). Thus, stored data may be lost over time and thereby cause malfunction of the flash memory device.
  • SUMMARY OF THE INVENTION
  • Exemplary embodiments of the present invention are directed to non-volatile memory devices and methods of forming the same. In an embodiment thereof, the non-volatile memory device may include: a dielectric layer including an oxide layer on a substrate, the dielectric layer including at least two regions therein that each extend across at least a major extent of the dielectric layer and have significantly higher nitrogen concentration relative to other regions of the dielectric layer; a charge storage layer on the dielectric layer; a blocking insulating layer on the charge storage layer; and a gate electrode on the blocking insulating layer.
  • In another embodiment, the method may include: forming a dielectric layer including a nitride layer on a substrate; transforming at least a portion of the nitride layer extending across at least a major lateral extent of the dielectric layer to include added oxygen; forming a charge storage layer on the dielectric layer; forming a blocking insulating layer on the charge storage layer; and forming a gate electrode on the blocking insulating layer.
  • In yet another embodiment, the method may include: forming a dielectric layer on a substrate; reacting at least a major portion of free bonds remaining in the dielectric layer with each other; forming a charge storage layer on the dielectric layer; forming a blocking insulating layer on the charge storage layer; and forming a gate electrode on the blocking insulating layer.
  • In still another embodiment, the method may include: forming an oxide layer on a substrate; forming a nitride layer on the oxide layer; oxidizing at least a portion of the nitride layer; forming a charge storage layer on the oxidized nitride layer; forming a blocking insulating layer on the charge storage layer; and forming a gate electrode on the blocking insulating layer.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1 through 5 are cross-sectional views illustrating methods of forming a non-volatile memory device according to some embodiments of the present invention.
  • FIG. 6 is a flowchart illustrating methods of forming a dielectric layer in a non-volatile memory device according to some embodiments of the present invention.
  • FIG. 7 is a cross-sectional view illustrating other methods of forming a non-volatile memory device according to some embodiments of the present invention.
  • FIG. 8 is a cross-sectional view of a non-volatile memory device according to some embodiments of the present invention.
  • FIG. 9 is a graph illustrating concentrations of nitrogen in a dielectric layer of a non-volatile memory device according to exemplary embodiments of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Embodiments of the present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like numbers refer to like elements throughout.
  • It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present invention. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” “comprising,” “includes” and/or “including” when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
  • Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
  • It will be understood that when an element such as a film, region or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
  • Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, film or region to another element, film or region as illustrated in the figures. It will be understood that these terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures.
  • Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention. The thickness of films and regions in the drawings may be exaggerated for clarity. Additionally, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a discrete change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
  • FIGS. 1 through 5 are cross-sectional views illustrating methods of forming a non-volatile memory device according to some embodiments of the present invention. FIG. 6 is a flowchart illustrating methods of forming a dielectric layer in a non-volatile memory device according to some embodiments of the present invention, and FIG. 7 is a cross-sectional view illustrating other methods of forming a non-volatile memory device according to some embodiment of the present invention.
  • Referring to FIGS. 1 through 6, some methods of forming a non-volatile memory device include forming a dielectric layer (515 of FIG. 3) on a semiconductor substrate 500, which will be described below in detail with reference to the flowchart of FIG. 6 and the cross-sectional views of FIGS. 1 through 3.
  • An oxide layer 505 is formed on the substrate 500 (S550). The oxide layer 505 may be formed as thermal oxide by a thermal oxidation process carried out on the substrate 500. Alternatively, the oxide layer 505 may be formed by depositing oxide, such as by a chemical vapor deposition (CVD), on the substrate 500. A device isolation layer (not shown) may be formed in the substrate 500 to define an active region (not shown). The active region may be defined in a portion of the substrate 500 that is surrounded by the device isolation layer. The oxide layer 505 may be restrictively formed on a defined portion of a top surface of the active region, or it may be formed on the entire surface of the substrate 500. The oxide layer 505 may be formed before or after the formation of the device isolation layer.
  • After the oxide layer 505 is formed (S550), it may be subjected to a nitridation treatment (S555) in which nitrogen atoms are introduced into the oxide layer 505. The introduced nitrogen atoms may accumulate at a first interface region 600 between the oxide layer 505 and the substrate 500, and result in a significant nitrogen concentration (e.g., substantially more nitrogen concentration) at the first interface region 600 relative to other areas thereof. The first interface region 600 having the significant nitrogen concentration is hereinafter referred to as a first nitrogen accumulation region. The first nitrogen accumulation region may have a nitrogen concentration in a range of, for example, 1 to 20 percent per volume. However, the nitrogen concentration of the first nitrogen accumulation region is not limited to any particular range.
  • Free bonds (e.g., free dangling bonds) may be created at the first interface region 600 by the different materials of the oxide layer 505 and the substrate 500 contacting each other. The term free bonds is used herein to refer to an unsaturated bonding state, and may be created when atoms in the first interface region 600 are not bonded completely to one another. The free bonds of the first boundary region 600 can be significantly reduced by the nitridation treatment (S555) introducing nitrogen atoms into the oxide layer 505. In particular, the nitrogen atoms of the first nitrogen accumulation region, formed by the nitridation treatment, can bond to at least some of the free bonds of the first interface region 600, and thereby eliminate those free bonds.
  • A relatively small amount of bulk free bonds may exist in the oxide layer 505, and can bond to the nitrogen atoms that are introduced by the nitridation treatment (S555). Thus, bulk free bonds in the oxide layer 505 may also be reduced by than the nitridation treatment (S555).
  • The nitridation treatment may be performed at least in part by a thermal nitridation process, a plasma nitridation process, and/or a radical nitridation process. The radical nitridation process is a nitridation process that uses a process gas with a sufficiently excited radical state. The plasma nitridation process and/or the radical nitridation process may use heat energy auxiliary. The process gas of the nitridation treatment may include at least one selected from the group consisting of nitrogen (N2) gas, nitrogen oxide (NO) gas, dinitrogen oxide (N2O) gas, and ammonia (NH3) gas.
  • Referring to FIGS. 2 and 6, a nitride layer 510 is formed on the oxide layer 505 (S560). The nitride layer 510 may be formed with, for example, silicon nitride. The nitride layer 510 may be formed by chemical vapor deposition (CVD). The nitride layer 510 may include free bonds, which may be created when atoms of the nitride layer 510 are not completely bonded to other atoms. The nitride layer 510 can be formed directly on the oxide layer 505, which may result in the formation of a second interface region 610 between the nitride layer 510 and the oxide layer 505.
  • Referring to FIGS. 3 and 6, an oxidation process is performed to oxidize the nitride layer 510 (S565). The oxidized nitride layer 510 a and the oxide layer 505 can form a dielectric layer 515. During an erase operation and/or a program operation of a non-volatile memory device including the exemplary structure, charges can tunnel through the dielectric layer 515.
  • The oxidation process (S565) transforms at least a portion of the nitride layer 510 extending across at least a major lateral extent of the dielectric layer to contain added oxygen. The oxygen added to the nitride layer 510 by the oxidation process (S565) can reduce free bonds in the oxidized nitride layer 510 a. In particular, the oxidation process (S565) reacts at least some of the free bonds in the nitride layer 510 with each other and, thereby, reduces the free bonds in the oxidized nitride layer 510 a. Oxygen atoms supplied by the oxidation process (S565) can replace some nitrogen atoms and the nitride layer 510. In the course of the substitution, at least some of the free bonds in the nitride layer 510 may react with each other and, thereby, be eliminated. As a result, the amount of free bonds in the oxidized nitride layer 510 a can be substantially reduced relative to the amount of free bonds in the nitride layer 510.
  • At least a portion of the oxidized nitride layer 510 may be formed from oxide. As previously explained, oxygen atoms can replace some nitrogen atoms of the nitride layer 510, and thereby form at least a portion of the oxidized nitride layer 510 a from oxide. Following the oxidation process (S565), the nitrogen atoms replaced by the oxygen atoms may primarily accumulate in a defined region of the dielectric layer 515. Alternatively, the replaced nitrogen atoms may be released from the dielectric layer 515 by being converted to gaseous form. The gaseous nitrogen atoms can be exhausted from a process chamber in which the oxidation process is performed.
  • As illustrated in FIG. 3, the nitride layer 510 may be fully oxidized by the oxidation process, such as by oxidizing the entire nitride layer 510 through the oxidation process. Thus, a substantial portion or all of the oxidized nitride layer 510 a may be formed of oxide, and a substantial portion or all of the dielectric layer 515 may be formed of oxide. At this point, a part of the nitrogen atoms replaced by the oxygen atoms may accumulate in a predetermined region of the dielectric layer 515 to form a region having a significant nitrogen concentration in the dielectric layer 515 relative to other areas thereof. The region of the dielectric layer 515 having a significant nitrogen concentration is hereinafter referred to as a second nitrogen accumulation region. The second nitrogen accumulation region may be formed along the second interface region 610. The second nitrogen accumulation region may have a nitrogen concentration in a range of, for example, 1 to 15 percent per volume. However, the nitrogen concentration of the second nitrogen accumulation region is not limited to any particular range.
  • A relatively small amount of bulk free bonds may also exist in the oxidized nitride layer 510 a. At least some of the bulk free bonds in the oxidized nitride layer 510 a may bond to the substituted nitrogen atoms, which may substantially reduce or eliminate the presence of bulk free bonds in the oxidized nitride layer 510 a.
  • As illustrated in FIG. 7, the nitride layer 510 may be partially oxidized, such as along an upper portion thereof, by the oxidation process. Accordingly, a dielectric layer 515′ can be formed that includes an oxide layer 505, a residual nitride layer 510′, and an oxidized nitride layer 510 a, which are stacked in the listed order. Free bonds can be significantly reduced in the oxidized portion of the nitride layer 510.
  • For the convenience of description, a process of fully oxidizing the nitride layer 510 is hereinafter referred to as a full oxidation process and a process of partially oxidizing the nitride layer 510 is hereinafter referred to as a partial oxidation process.
  • Returning to FIG. 6, some methods of forming a dielectric layer according to embodiments of the present invention may include repeatedly performing the steps S560 and S565 at least two times. The repetitively performed oxidation step S565 may each be the full oxidation process or the partial oxidation process, or, alternatively, some of the repetitively performed oxidation steps S565 may be the full oxidation process and some others may be the partial oxidation process.
  • As described above, in the case where the nitride layer 510 is fully oxidized, the dielectric layer 515 includes at least the first and second nitrogen accumulation regions. When the steps S560 and S565 are repeatedly performed at least two times and at least one of the repeatedly performed steps S565 is the full oxidation process, the dielectric layer can include at least three regions each having a substantially high nitrogen concentration. The dielectric layer 515 may have a sufficient thickness, such as greater than 25 angstroms, to inhibit/prevent direct tunneling of charges therethrough during operation of the non-volatile memory device formed therewith.
  • The oxidation process can be carried out using a process gas containing oxygen. For example, the oxidation process may use a process gas containing at least one selected from the group consisting of oxygen (O2) gas, ozone (O3) gas, and vapor (H2O). The oxidation process may be carried out as a dry oxidation process, a wet oxidation process, a radical oxidation process, a plasma oxidation process, and/or an oxidation process using hydrogen chloride.
  • Returning to FIG. 4, a charge storage layer 520 is formed on the dielectric layer 515. A blocking insulating layer 525 is formed on the charge storage layer 520. A gate conductive layer 530 is formed on the blocking insulating layer 525. The dielectric layer 515 can be replaced with a dielectric layer 515′ shown in FIG. 7. Furthermore, the dielectric layer 515 can be replaced with any one or more of the dielectric layers described herein.
  • The charge storage layer 520 can be formed from a material that is configured to store charges. Further, the charge storage layer 520 may include trap sites to store charges. The charge storage layer 520 may include a single layer or multiple layers. For example, the charge storage layer 520 may include at least one material selected from the group consisting of silicon nitride, silicon oxynitride, a high-k dielectric (e.g., hafnium aluminate, hafnium silicate, etc.) having a higher dielectric constant than silicon oxide, and an insulating material where dots (described below) can be uniformly distributed in the insulating material. The hafnium aluminate may be HfSiO or HfSiON. The dots may be formed from silicon, silicon germanium, and/or metal, and can be defined in relatively small spaced apart regions in the insulating material. The charge storage layer 520 may include at least one insulating layer having the same as or higher dielectric constant than the blocking insulating layer 525.
  • Alternatively, the charge storage layer 520 may be formed of doped silicon or undoped silicon. In this case, the dielectric layer 515 and the charge storage layer 520 may be formed on the active region (not shown) to be self-aligned to the active region. The blocking insulating layer 525 may be formed after the formation of the device isolation layer (not shown).
  • The blocking insulating layer 525 may be a single layer or multiple layers. The blocking insulating layer 525 includes at least one insulating layer having a higher dielectric constant than the dielectric layer 515. In particular, the blocking insulating layer 525 may include at least one insulating layer having a higher dielectric constant than a highest dielectric constant portion (e.g., a highest dielectric constant of a major portion) of the dielectric layer 515. The first and second nitrogen accumulation regions may have a higher dielectric constant than a substantially low nitrogen concentration portion of the dielectric layer 515. In this case, the blocking insulating layer 525 may include at least one insulating layer having a higher dielectric constant than the first and second nitrogen accumulation regions.
  • Referring to FIG. 7, when the dielectric layer 515′ includes a residual insulating layer 510′, the blocking insulating layer 525 may include at least one insulating layer having a higher dielectric constant than the residual nitride layer 510′. For example, the blocking insulating layer 525 may include an insulative metal oxide (e.g., hafnium oxide, aluminum oxide, etc.) having a high-k dielectric constant, hafnium aluminate (e.g., HfAlO or HfAlON), and/or hafnium silicate (e.g., HfSiO or HfSiON).
  • When both the charge storage layer 520 and the blocking insulating layer 525 include hafnium aluminate or hafnium silicate, a hafnium ratio of the charge storage layer 520 (e.g., concentration of hafnium relative to other material(s) in the charge storage layer 520) may be higher than that of the blocking insulating layer 525. Consequently, a trap density of the charge storage layer 520 may be increased and the insulating characteristics of the blocking insulating layer 525 may be enhanced.
  • The gate conductive layer 530 may be a single layer or multiple layers. The gate conductive layer 530 may include doped silicon, metal, conductive metal nitride, a metal containing material, and/or metal silicide. At least a portion of the gate conductive layer 530 contacting the blocking insulating layer 525 can be formed from a conductive material having a high work function to decrease/prevent charge tunneling through the blocking insulating layer 525. In particular, at least a portion of the gate conductive layer 530 contacting the blocking insulating layer 525 may be formed from a conductive material having a work function that is equal to or higher than 4.0 eV. For example, at least a portion of the gate conductive layer 530 contacting the blocking insulating layer 525 may include P-type silicon, Ti, TiN, TaN, TaTi, TaSiN, Ta, W, Hf, HfN, Nb, Mo, RuO2, RuO, MoN, WN, WSi, NiSi, Ti3Al, Ti2AlN, Pd, Ir, Pt, Co, Cr, CoSi, NiSi, and/or AlSi.
  • Referring to FIG. 5, the gate conductive layer 530 is patterned to form a gate electrode 530 a. The gate electrode 530 crosses over the active region. When the charge storage layer 520 is formed of doped silicon or undoped silicon, the gate conductive layer 530, the blocking insulating layer 525, and the charge storage layer 520 may be successively etched. Thus, an electrically isolated charge storage layer 520 can be formed between the gate electrode 530 a and the substrate 500.
  • Alternatively, when the charge storage layer 520 is formed of the above-mentioned insulating material, the gate conductive layer 530 may be etched using the blocking insulating layer 525 as an etch-stop layer to form the gate electrode 530 a. Alternatively or additionally, the gate electrode 530 a may be formed by successively etching the gate conductive layer 530, the blocking insulating layer 525, and the charge storage layer 520.
  • A source region 535 s and a drain region 535 d, shown in FIG. 8, are formed in the substrate 500 adjacent to opposite sides of the gate electrode 530 a. The source and drain regions 535 s and 535 d can be formed by introducing dopant ions into the substrate 500. Alternatively, the source and drain regions 535 s and 535 d may be an inversion layer formed by inverting the surface of the substrate 500, such as by forming a material layer on the source and drain regions 535 s and 535 d to invert the surface of the substrate 500.
  • Thus, according to some exemplary methods of forming a non-volatile memory device, at least a portion of the nitride layer 510 is oxidized during the oxidation process to reduce free bonds in the nitride layer 510. Free bonds in the dielectric layer 515 or 515′ between the charge storage layer 520 and the substrate 500 may thereby be reduced/minimized to enhance data retention properties and/or durability of the resulting non-volatile memory device.
  • If the free bonds in the dielectric layer 515 or 515′ were not reduced as described herein, the charges stored in the charge storage layer 520 could more readily leak therefrom to the substrate 500 by tunneling using the free bonds, which would degrade the data retention properties of the non-volatile memory device. Moreover, if the free bonds in the dielectric layer 515 or 515′ were not reduced as described herein, then during an erase operation and/or a program operation of the non-volatile memory device, tunneling charges may be trapped by the free bonds, which may change the program threshold voltage and erase threshold voltage over time with the repetition of the program and erase operations of the non-volatile memory device, and may therefore degrade the durability of the non-volatile memory device. However, as described above in accordance with various embodiments, the nitride layer 510 including a large amount of free bonds can be oxidized to reduce/minimize the free bonds in the dielectric layer 515. Thus, the data retention properties and/or the durability of the non-volatile memory device may be enhanced.
  • Following the formation of the oxide layer 505, a nitridation treatment can be performed to form a first nitrogen accumulation region at the first interface region 600. Nitrogen atoms of the first nitrogen accumulation region can bond to the free bonds of the first interface region 600 to suppress the leakage of charges stored in the charge storage layer 520 and prevent the charges from being trapped to such free bonds. Thus, the data retention properties and/or the durability of the non-volatile memory device may be enhanced.
  • Moreover, the nitrogen accumulation regions have a narrower energy band gap than portions formed of oxide in the dielectric layer 515 (e.g., the oxide layer 505 below the second nitrogen accumulation region and the oxidized nitride layer 510 a on the second nitrogen accumulation region), which may enhance the efficiency of an erase operation in which the charges stored in the charge storage layer 520 are ejected to the substrate 500. Further, as illustrated in FIG. 7, when the dielectric layer 515′ includes the residual nitride layer 510′, an energy band gap of the residual nitride layer 510′ is also narrower than that of portions formed of oxide in the dielectric layer 515′, which may enhance the efficiency of an erase operation of the non-volatile memory device.
  • The blocking insulating layer 525 includes at least one insulating layer having a higher dielectric constant than a highest dielectric constant portion (e.g., a highest dielectric constant of a major portion) of the dielectric layer 515. Thus, a minimum field in the dielectric layer 515 is stronger than that in the blocking insulating layer 525 when a voltage is applied to the gate electrode 530 a and to the substrate 500 to generate a potential difference therebetween. Therefore, the amount of charges migrating through the dielectric layer 515 increases while the amount of charges migrating through the blocking insulating layer 525 decreases. As a result, a difference between limit values of a program threshold voltage and an erase threshold voltage may increase and erase and program times may be reduced. Moreover, the data retention property of the non-volatile memory device may be enhanced. Due to the above effects, the non-volatile memory device according to various embodiments may operate as a multi-bit non-volatile memory device.
  • At least a portion of the gate conductive layer 530 contacting the blocking insulating layer 525 can have a work function that is equal to or higher than 4.0 eV. Accordingly, charge tunneling through the blocking insulating layer 525 may decrease, which can reduce program and/or erase times of a non-volatile memory device and increase a difference between limit values of a program threshold voltage and an erase threshold voltage.
  • A non-volatile memory device according to some embodiments of the present invention will now be further described below with reference to FIGS. 8 and 9.
  • FIG. 8 is a cross-sectional view of a non-volatile memory device according to some embodiments of the present invention, and FIG. 9 is a graph illustrating a concentration of nitrogen in a dielectric layer of a non-volatile memory device according to an exemplary embodiment of the present invention. In FIG. 9, the x-axis represents positions and the y-axis represents a nitrogen concentration depending on the position.
  • Referring to FIGS. 8 and 9, a source region 535 s and a drain region 535 d are in a substrate 500 and are spaced apart from each other. A dielectric layer 515, a charge storage layer 520, a blocking insulating layer 525, and a gate electrode 530 a are sequentially stacked on a channel region between the source region 535 s and the drain region 535 d.
  • The dielectric layer 515 includes an oxide layer. More specifically, the dielectric layer 515 includes an oxide layer 505 and an oxidized nitride layer 510 a which are stacked in the order listed. The entirety of a deposited nitride layer may be fully oxidized to form the oxidized nitride layer 510 a. Accordingly, the dielectric layer 515 may include a combined oxide layer that includes the oxide layer 505 and the oxidized nitride layer 510 a. The dielectric layer 515 includes at least two regions having a substantially high nitrogen concentration, which is hereinafter referred to as nitrogen accumulation regions 620 and 630.
  • The first nitrogen accumulation region 620 is disposed at a first interface region 600 between the substrate 500 and the combined oxide layer included in the dielectric layer 515. The second nitrogen accumulation region 630 is disposed in the combined oxide layer included in the dielectric layer 515. The second nitrogen accumulation region 630 may be disposed at a second interface region 610 between the oxide layer 505 and the oxidized nitride layer 510 a. A nitrogen concentration of the first nitrogen accumulation region 620 may be different from that of the second nitrogen accumulation region 630. In particular, the nitrogen concentration of the first nitrogen accumulation region 620 may be higher than that of the second nitrogen accumulation region 630. For example, the first nitrogen accumulation region 620 may have a nitrogen concentration in a range of 1 to 15 percent per volume, and the second nitrogen accumulation region 630 may have a nitrogen concentration in a range of 1 to 20 percent per volume. More generally, the first and second nitrogen accumulation regions 620 and 630 can have different nitrogen concentrations from each other.
  • As described above, the charge storage layer 520 includes a material to store charges. For example, the charge storage layer 520 may include at least one insulating layer having trap sites to store charges. In this case, the gate electrode 530 a, the blocking insulating layer 525, and the charge storage layer 520 may have sidewalls that are aligned to each other. Alternatively, the blocking insulating layer 525 and the charge storage layer 520 may laterally extend so as to essentially cover the entirety of the substrate 500.
  • The charge storage layer 520 may be formed from doped silicon or undoped silicon. In this case, the charge storage layer 520 may have a patterned shape so as to be electrically isolated from other charge storage layers and/or features of the non-volatile memory device. For example, the gate electrode 530 a, the blocking insulating layer 525, and the charge storage layer 520 can include sidewalls that are aligned to each other as illustrated in FIG. 8.
  • When a voltage is applied between the gate electrode 530 a and the substrate 500 to generate a potential difference therebetween, a minimum field in the dielectric layer 515 is stronger than that in the blocking insulating layer 525. Since an electric field applied to an insulating layer is inversely proportion to its dielectric constant, the blocking insulating layer 525 includes at least one insulating layer having a higher dielectric constant than a highest dielectric constant portion (e.g., a highest dielectric constant of at least a major portion) of the dielectric layer 515. The blocking insulating layer 525 and the charge storage layer 520 can be formed from the same materials, such as described above with reference to FIG. 4 and, accordingly, further description thereof is omitted.
  • The gate electrode 530 a is made of a conductive material. At least a portion of the gate electrode 530 a contacting the blocking insulating layer 525 can be formed from a conductive material having a high work function of at least 4.0 eV. Therefore, it can be possible to decrease tunneling of charges migrating from the gate electrode 530 a to the charge storage layer 520 through the blocking insulating layer 525. As a result, program operation efficiency and/or erase operation efficiency of a non-volatile memory device may be enhanced.
  • The gate electrode 530 a can be made of the same material as described above with regard to FIG. 4, so further description thereof is omitted.
  • According to various embodiments of the foregoing non-volatile memory device, the dielectric layer 515 between the charge storage layer 520 and the substrate 500 can include the combined oxide layer in which free bonds are reduced/minimized and can have at least two nitrogen accumulation regions 620 and 630. Nitrogen atoms of the first nitrogen accumulation region 620 are bonded to the free bonds of the first interface region 600, thereby minimizing the free bonds of the first interface. The second nitrogen accumulation region 630 is disposed in the combined oxide layer, such as at the second interface region 610 between the oxidized nitride layer 510 a and the oxide layer 505. The second interface region 610 is formed when a nitride layer is deposited on the oxide layer 505.
  • Accordingly, a number of free bonds may exist at the second interface region 610 when the nitride layer was formed on the oxide layer 505. In this case, nitrogen atoms of the second nitrogen accumulation region 630 may bond to the free bonds of the second interface region 610. At least some of the free bonds of the second interface region 610 may react with each other or react to oxygen so as to be eliminated through a process performed to fully oxidize the nitride layer. Because of the full oxidation of the nitride layer, the second interface region 610 in the dielectric layer 515 may exist with an undefined shape, unlike some interfaces between dissimilar materials. For example, the oxidized nitride layer 510 a is essentially formed of oxide so that the second interface region 610 between the oxidized nitride layer 510 a and the oxide layer 505 can appear to have a blended region therebetween, instead of a well defined interface therebetween.
  • The dielectric layer 515 can reduce/minimize free bonds between the gate electrode 530 a and the substrate 500. Therefore, it may be possible to reduce/prevent charges stored in the charge storage layer 520 from leaking through the free bonds. Moreover, it may be possible to reduce/prevent charges from being trapped by the free bonds during read operations and/or program operations. As a result, data retention properties and/or durability of a non-volatile memory device may be enhanced.
  • A minimum field in the dielectric layer 515 can be stronger than that in the blocking insulating layer 525. Thus, program operation speed and/or erase operation speed of a non-volatile memory device may be increased while an operation voltage thereof may be decreased.
  • At least a portion of the gate electrode 530 a contacting the blocking insulating layer 525 can have a high work function, which may decrease tunneling of charges migrating from the gate electrode 530 a to the charge storage layer 520 through the blocking insulating layer 525. As a result, erasing efficiency and/or programming efficiency of a non-volatile memory device may be enhanced.
  • While the present invention has been particularly shown and described with respect to exemplary embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in forms and details may be made without departing from the spirit and scope of the present invention. It is therefore intended that the present invention not be limited to the exact forms and details described and illustrated, but fall within the scope of the appended claims.

Claims (19)

1. A non-volatile memory device comprising:
a dielectric layer including an oxide layer on a substrate, the dielectric layer including at least two regions therein that each extend across at least a major extent of the dielectric layer and have significantly higher nitrogen concentration relative to other regions of the dielectric layer;
a charge storage layer on the dielectric layer;
a blocking insulating layer on the charge storage layer; and
a gate electrode on the blocking insulating layer.
2. The non-volatile memory device as recited in claim 1, wherein the at least two regions of the dielectric layer includes a first region at an interface region between the oxide layer and the substrate and a second region in the oxide layer.
3. The non-volatile memory device as recited in claim 2, wherein a nitrogen concentration of the first region is different from a nitrogen concentration of the second region.
4. The non-volatile memory device as recited in claim 1, wherein the blocking insulating layer includes at least one insulating layer having a higher dielectric constant than a highest dielectric constant portion of the dielectric layer.
5. The non-volatile memory device as recited in claim 4, wherein the at least one insulating layer of the blocking insulating layer has a higher dielectric constant than a highest dielectric constant of at least a major portion of the dielectric layer.
6. The non-volatile memory device as recited in claim 1, wherein the at least two regions of the dielectric layer have different nitrogen concentrations.
7. A method of forming a non-volatile memory device, the method comprising:
forming a dielectric layer including a nitride layer on a substrate;
transforming at least a portion of the nitride layer extending across at least a major lateral extent of the dielectric layer to include added oxygen;
forming a charge storage layer on the dielectric layer;
forming a blocking insulating layer on the charge storage layer; and
forming a gate electrode on the blocking insulating layer.
8. The method as recited in claim 7, wherein the transforming at least a portion of the nitride layer comprises oxidizing the nitride layer.
9. The method as recited in claim 8, wherein the nitride layer is partially oxidized.
10. The method as recited in claim 8, wherein the nitride layer is fully oxidized.
11. The method as recited in claim 7, wherein the blocking insulating layer is formed to include at least one insulating layer having a higher dielectric constant than a highest dielectric constant portion of the dielectric layer.
12. The method as recited in claim 11, wherein the at least one insulating layer of the blocking insulating layer has a higher dielectric constant than a highest dielectric constant of at least a major portion of the dielectric layer.
13. A method of forming a non-volatile memory device, the method comprising:
forming a dielectric layer on a substrate;
reacting at least a major portion of free bonds remaining in the dielectric layer to each other;
forming a charge storage layer on the dielectric layer;
forming a blocking insulating layer on the charge storage layer; and
forming a gate electrode on the blocking insulating layer.
14. The method as recited in claim 13, wherein the reacting at least a major portion of the free bonds to each other comprises oxidizing the dielectric layer.
15. The method as recited in claim 13, wherein the blocking insulating layer is formed to include at least one insulating layer having a higher dielectric constant than a highest dielectric constant portion of the dielectric layer.
16. The method as recited in claim 15, wherein the least one insulating layer of the blocking insulating layer has a higher dielectric constant than a highest dielectric constant of at least a major portion of the dielectric layer.
17. A method of forming a non-volatile memory device, the method comprising:
forming an oxide layer on a substrate;
forming a nitride layer on the oxide layer;
oxidizing at least a portion of the nitride layer;
forming a charge storage layer on the oxidized nitride layer;
forming a blocking insulating layer on the charge storage layer; and
forming a gate electrode on the blocking insulating layer.
18. The method as recited in claim 17, wherein the nitride layer is partially oxidized.
19. The method as recited in claim 17, wherein the nitride layer is fully oxidized.
US11/950,143 2007-07-16 2007-12-04 Non-volatile memory devices and methods of forming the same Abandoned US20090020805A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/916,718 US8525275B2 (en) 2007-07-16 2010-11-01 Methods of forming non-volatile memory devices

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1020070071237A KR101338158B1 (en) 2007-07-16 2007-07-16 Non-volatile memory devices and methods of forming the same
KR10-2007-0071237 2007-07-16

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US12/916,718 Division US8525275B2 (en) 2007-07-16 2010-11-01 Methods of forming non-volatile memory devices
US12/916,718 Continuation US8525275B2 (en) 2007-07-16 2010-11-01 Methods of forming non-volatile memory devices

Publications (1)

Publication Number Publication Date
US20090020805A1 true US20090020805A1 (en) 2009-01-22

Family

ID=40264124

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/950,143 Abandoned US20090020805A1 (en) 2007-07-16 2007-12-04 Non-volatile memory devices and methods of forming the same
US12/916,718 Active 2027-12-06 US8525275B2 (en) 2007-07-16 2010-11-01 Methods of forming non-volatile memory devices

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/916,718 Active 2027-12-06 US8525275B2 (en) 2007-07-16 2010-11-01 Methods of forming non-volatile memory devices

Country Status (2)

Country Link
US (2) US20090020805A1 (en)
KR (1) KR101338158B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100029091A1 (en) * 2008-07-29 2010-02-04 Hynix Semiconductor Inc. Method of Forming Tunnel Insulation Layer in Flash Memory Device
US20180114840A1 (en) * 2016-10-25 2018-04-26 Gachon University Of Industry-Academic Cooperation Foundation Semiconductor memory device and fabrication method thereof
US11139378B2 (en) 2019-03-14 2021-10-05 Toshiba Memory Corporation Semiconductor device

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5425378B2 (en) * 2007-07-30 2014-02-26 スパンション エルエルシー Manufacturing method of semiconductor device

Citations (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5270298A (en) * 1992-03-05 1993-12-14 Bell Communications Research, Inc. Cubic metal oxide thin film epitaxially grown on silicon
US5424567A (en) * 1991-05-15 1995-06-13 North American Philips Corporation Protected programmable transistor with reduced parasitic capacitances and method of fabrication
US5583067A (en) * 1993-01-22 1996-12-10 Intel Corporation Inverse T-gate semiconductor device with self-aligned punchthrough stops and method of fabrication
US5768192A (en) * 1996-07-23 1998-06-16 Saifun Semiconductors, Ltd. Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping
US5923056A (en) * 1996-10-10 1999-07-13 Lucent Technologies Inc. Electronic components with doped metal oxide dielectric materials and a process for making electronic components with doped metal oxide dielectric materials
US6141256A (en) * 1997-01-29 2000-10-31 Micron Technology, Inc. Differential flash memory cell and method for programming same
US6163049A (en) * 1998-10-13 2000-12-19 Advanced Micro Devices, Inc. Method of forming a composite interpoly gate dielectric
US6225646B1 (en) * 2000-01-14 2001-05-01 Advanced Micro Devices, Inc. Integrated circuit incorporating a memory cell and a transistor elevated above an insulating base
US6236076B1 (en) * 1999-04-29 2001-05-22 Symetrix Corporation Ferroelectric field effect transistors for nonvolatile memory applications having functional gradient material
US6294436B1 (en) * 1999-08-16 2001-09-25 Infineon Technologies Ag Method for fabrication of enlarged stacked capacitors using isotropic etching
US6297517B1 (en) * 2000-02-28 2001-10-02 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method of fabricating the same
US6307775B1 (en) * 1997-07-29 2001-10-23 Micron Technology, Inc. Deaprom and transistor with gallium nitride or gallium aluminum nitride gate
US6417537B1 (en) * 2000-01-18 2002-07-09 Micron Technology, Inc. Metal oxynitride capacitor barrier layer
US6458677B1 (en) * 1999-10-25 2002-10-01 Advanced Micro Devices, Inc. Process for fabricating an ONO structure
US6465828B2 (en) * 1999-07-30 2002-10-15 Micron Technology, Inc. Semiconductor container structure with diffusion barrier
US6489649B2 (en) * 1996-12-26 2002-12-03 Hitachi, Ltd. Semiconductor device having nonvolatile memory and method of manufacturing thereof
US6512274B1 (en) * 2000-06-22 2003-01-28 Progressant Technologies, Inc. CMOS-process compatible, tunable NDR (negative differential resistance) device and method of operating same
US20030155605A1 (en) * 2002-02-15 2003-08-21 Macronix International Co., Ltd. EEPROM memory cell with high radiation resistance
US6614069B2 (en) * 1999-07-20 2003-09-02 Infineon Technologies Ag Nonvolatile semiconductor memory cell and method for fabricating the memory cell
US6627494B2 (en) * 1999-12-31 2003-09-30 Hynix Semiconductor Inc. Method for forming gate electrode of flash memory
US20040021170A1 (en) * 1999-03-24 2004-02-05 Caywood John M. Method and apparatus for injecting charge onto the floating gate of a nonvolatile memory cell
US6730960B2 (en) * 2000-02-29 2004-05-04 Micron Technology, Inc. Static NVRAM with ultra thin tunnel oxides
US6768165B1 (en) * 1997-08-01 2004-07-27 Saifun Semiconductors Ltd. Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping
US6791883B2 (en) * 2002-06-24 2004-09-14 Freescale Semiconductor, Inc. Program and erase in a thin film storage non-volatile memory
US6803272B1 (en) * 2001-12-31 2004-10-12 Advanced Micro Devices, Inc. Use of high-K dielectric material in modified ONO structure for semiconductor devices
US6844604B2 (en) * 2001-02-02 2005-01-18 Samsung Electronics Co., Ltd. Dielectric layer for semiconductor device and method of manufacturing the same
US20050023603A1 (en) * 2001-08-30 2005-02-03 Micron Technology, Inc. Atomic layer deposition of metal oxide and/or low asymmetrical tunnel barrier interpoly insulators
US6858899B2 (en) * 2002-10-15 2005-02-22 Matrix Semiconductor, Inc. Thin film transistor with metal oxide layer and method of making same
US6885058B2 (en) * 2000-03-08 2005-04-26 Koninklijke Philips Electronics N.V. Semiconductor device and method of manufacturing such a semiconductor device
US6906366B2 (en) * 2001-03-28 2005-06-14 Sharp Laboratories Of America, Inc. Single transistor ferroelectric transistor structure with high-k insulator
US6924186B2 (en) * 2000-03-21 2005-08-02 Micron Technology, Inc. Method of forming a memory device and semiconductor device
US20050189600A1 (en) * 1998-10-08 2005-09-01 Kabushiki Kaisha Toshiba Semiconductor device having gate electrode of staked structure including polysilicon layer and metal layer and method of manufacturing the same
US6949788B2 (en) * 1999-12-17 2005-09-27 Sony Corporation Nonvolatile semiconductor memory device and method for operating the same
US6958511B1 (en) * 2003-10-06 2005-10-25 Fasl, Llc Flash memory device and method of fabrication thereof including a bottom oxide layer with two regions with different concentrations of nitrogen
US6963103B2 (en) * 2001-08-30 2005-11-08 Micron Technology, Inc. SRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US20050247970A1 (en) * 2004-04-23 2005-11-10 Samsung Electronics Co., Ltd., Memory device including a dielectric multilayer structure and method of fabricating the same
US7087954B2 (en) * 2001-08-30 2006-08-08 Micron Technology, Inc. In service programmable logic arrays with low tunnel barrier interpoly insulators
US7109548B2 (en) * 1997-07-29 2006-09-19 Micron Technology, Inc. Operating a memory device
US20060228841A1 (en) * 2005-04-07 2006-10-12 Samsung Electronics Co., Ltd. Methods of forming a thin-film structure, methods of manufacturing non-volatile semiconductor devices using the same, and resulting non-volatile semiconductor devices
US20060270157A1 (en) * 2005-05-30 2006-11-30 Hynix Semiconductor Inc. Method of manufacturing flash memory device

Family Cites Families (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63141A (en) 1986-06-19 1988-01-05 Fujitsu Ltd Semiconductor memory
JP2901493B2 (en) 1994-06-27 1999-06-07 日本電気株式会社 Semiconductor memory device and method of manufacturing the same
JPH118325A (en) 1997-04-25 1999-01-12 Nippon Steel Corp Nonvolatile semiconductor device, its manufacturing method, its writing method, its reading method, storage medium and semiconductor device
DE19926108C2 (en) 1999-06-08 2001-06-28 Infineon Technologies Ag Non-volatile semiconductor memory cell with a metal oxide dielectric and method for its production
KR100343210B1 (en) 1999-08-11 2002-07-10 윤종용 MNOS series memory using single electron transistor and fabrication method thereof
JP2003332467A (en) 2000-09-05 2003-11-21 Seiko Epson Corp Semiconductor device
JP4151229B2 (en) 2000-10-26 2008-09-17 ソニー株式会社 Nonvolatile semiconductor memory device and manufacturing method thereof
US20020182893A1 (en) * 2001-06-05 2002-12-05 International Business Machines Corporation Oxidation of silicon nitride films in semiconductor devices
KR100463602B1 (en) 2001-12-29 2004-12-29 주식회사 하이닉스반도체 metal line of Nonvolatile Ferroelectric memory
JP2004095918A (en) * 2002-08-30 2004-03-25 Fasl Japan Ltd Semiconductor memory device and its manufacturing method
KR20040054146A (en) 2002-12-17 2004-06-25 주식회사 하이닉스반도체 Method for forming a tunnel oxide and method for forming floating gate in flash memory device using the same
KR100973281B1 (en) 2003-06-10 2010-07-30 삼성전자주식회사 SONOS memory device and method of manufacturing the same
US7405125B2 (en) * 2004-06-01 2008-07-29 Macronix International Co., Ltd. Tunnel oxynitride in flash memories
DE102004054818B4 (en) * 2004-11-12 2009-02-26 Qimonda Ag Method for the reversible oxidation protection of microcomponents
US7208793B2 (en) * 2004-11-23 2007-04-24 Micron Technology, Inc. Scalable integrated logic and non-volatile memory
JP2006229195A (en) 2005-01-24 2006-08-31 Renesas Technology Corp Semiconductor nonvolatile memory and its manufacturing method
US7704821B2 (en) * 2005-06-07 2010-04-27 Freescale Semiconductor, Inc. In-situ nitridation of high-k dielectrics
JP5032056B2 (en) * 2005-07-25 2012-09-26 株式会社東芝 Method for manufacturing nonvolatile semiconductor memory device
US8008214B2 (en) * 2005-12-16 2011-08-30 Samsung Electronics Co., Ltd. Method of forming an insulation structure and method of manufacturing a semiconductor device using the same
US20080001237A1 (en) * 2006-06-29 2008-01-03 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device having nitrided high-k gate dielectric and metal gate electrode and methods of forming same
US20080079061A1 (en) * 2006-09-28 2008-04-03 Advanced Micro Devices, Inc. Flash memory cell structure for increased program speed and erase speed
US20080079111A1 (en) * 2006-09-29 2008-04-03 Tokyo Electron Limited Semiconductor devices containing nitrided high dielectric constant films

Patent Citations (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5424567A (en) * 1991-05-15 1995-06-13 North American Philips Corporation Protected programmable transistor with reduced parasitic capacitances and method of fabrication
US5270298A (en) * 1992-03-05 1993-12-14 Bell Communications Research, Inc. Cubic metal oxide thin film epitaxially grown on silicon
US5583067A (en) * 1993-01-22 1996-12-10 Intel Corporation Inverse T-gate semiconductor device with self-aligned punchthrough stops and method of fabrication
US5768192A (en) * 1996-07-23 1998-06-16 Saifun Semiconductors, Ltd. Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping
US5923056A (en) * 1996-10-10 1999-07-13 Lucent Technologies Inc. Electronic components with doped metal oxide dielectric materials and a process for making electronic components with doped metal oxide dielectric materials
US6489649B2 (en) * 1996-12-26 2002-12-03 Hitachi, Ltd. Semiconductor device having nonvolatile memory and method of manufacturing thereof
US6141256A (en) * 1997-01-29 2000-10-31 Micron Technology, Inc. Differential flash memory cell and method for programming same
US6307775B1 (en) * 1997-07-29 2001-10-23 Micron Technology, Inc. Deaprom and transistor with gallium nitride or gallium aluminum nitride gate
US7109548B2 (en) * 1997-07-29 2006-09-19 Micron Technology, Inc. Operating a memory device
US6768165B1 (en) * 1997-08-01 2004-07-27 Saifun Semiconductors Ltd. Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping
US7116577B2 (en) * 1997-08-01 2006-10-03 Saifun Semiconductors Ltd Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping
US20050189600A1 (en) * 1998-10-08 2005-09-01 Kabushiki Kaisha Toshiba Semiconductor device having gate electrode of staked structure including polysilicon layer and metal layer and method of manufacturing the same
US6163049A (en) * 1998-10-13 2000-12-19 Advanced Micro Devices, Inc. Method of forming a composite interpoly gate dielectric
US20040021170A1 (en) * 1999-03-24 2004-02-05 Caywood John M. Method and apparatus for injecting charge onto the floating gate of a nonvolatile memory cell
US6236076B1 (en) * 1999-04-29 2001-05-22 Symetrix Corporation Ferroelectric field effect transistors for nonvolatile memory applications having functional gradient material
US6614069B2 (en) * 1999-07-20 2003-09-02 Infineon Technologies Ag Nonvolatile semiconductor memory cell and method for fabricating the memory cell
US6465828B2 (en) * 1999-07-30 2002-10-15 Micron Technology, Inc. Semiconductor container structure with diffusion barrier
US6294436B1 (en) * 1999-08-16 2001-09-25 Infineon Technologies Ag Method for fabrication of enlarged stacked capacitors using isotropic etching
US6458677B1 (en) * 1999-10-25 2002-10-01 Advanced Micro Devices, Inc. Process for fabricating an ONO structure
US6949788B2 (en) * 1999-12-17 2005-09-27 Sony Corporation Nonvolatile semiconductor memory device and method for operating the same
US6627494B2 (en) * 1999-12-31 2003-09-30 Hynix Semiconductor Inc. Method for forming gate electrode of flash memory
US6225646B1 (en) * 2000-01-14 2001-05-01 Advanced Micro Devices, Inc. Integrated circuit incorporating a memory cell and a transistor elevated above an insulating base
US6417537B1 (en) * 2000-01-18 2002-07-09 Micron Technology, Inc. Metal oxynitride capacitor barrier layer
US6297517B1 (en) * 2000-02-28 2001-10-02 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method of fabricating the same
US6730960B2 (en) * 2000-02-29 2004-05-04 Micron Technology, Inc. Static NVRAM with ultra thin tunnel oxides
US6885058B2 (en) * 2000-03-08 2005-04-26 Koninklijke Philips Electronics N.V. Semiconductor device and method of manufacturing such a semiconductor device
US6924186B2 (en) * 2000-03-21 2005-08-02 Micron Technology, Inc. Method of forming a memory device and semiconductor device
US6512274B1 (en) * 2000-06-22 2003-01-28 Progressant Technologies, Inc. CMOS-process compatible, tunable NDR (negative differential resistance) device and method of operating same
US6844604B2 (en) * 2001-02-02 2005-01-18 Samsung Electronics Co., Ltd. Dielectric layer for semiconductor device and method of manufacturing the same
US6906366B2 (en) * 2001-03-28 2005-06-14 Sharp Laboratories Of America, Inc. Single transistor ferroelectric transistor structure with high-k insulator
US6963103B2 (en) * 2001-08-30 2005-11-08 Micron Technology, Inc. SRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators
US20050023603A1 (en) * 2001-08-30 2005-02-03 Micron Technology, Inc. Atomic layer deposition of metal oxide and/or low asymmetrical tunnel barrier interpoly insulators
US7087954B2 (en) * 2001-08-30 2006-08-08 Micron Technology, Inc. In service programmable logic arrays with low tunnel barrier interpoly insulators
US6803272B1 (en) * 2001-12-31 2004-10-12 Advanced Micro Devices, Inc. Use of high-K dielectric material in modified ONO structure for semiconductor devices
US20030155605A1 (en) * 2002-02-15 2003-08-21 Macronix International Co., Ltd. EEPROM memory cell with high radiation resistance
US6791883B2 (en) * 2002-06-24 2004-09-14 Freescale Semiconductor, Inc. Program and erase in a thin film storage non-volatile memory
US6858899B2 (en) * 2002-10-15 2005-02-22 Matrix Semiconductor, Inc. Thin film transistor with metal oxide layer and method of making same
US6958511B1 (en) * 2003-10-06 2005-10-25 Fasl, Llc Flash memory device and method of fabrication thereof including a bottom oxide layer with two regions with different concentrations of nitrogen
US20050247970A1 (en) * 2004-04-23 2005-11-10 Samsung Electronics Co., Ltd., Memory device including a dielectric multilayer structure and method of fabricating the same
US20060228841A1 (en) * 2005-04-07 2006-10-12 Samsung Electronics Co., Ltd. Methods of forming a thin-film structure, methods of manufacturing non-volatile semiconductor devices using the same, and resulting non-volatile semiconductor devices
US7419918B2 (en) * 2005-04-07 2008-09-02 Samsung Electronics Co., Ltd. Methods of forming a thin-film structure, methods of manufacturing non-volatile semiconductor devices using the same, and resulting non-volatile semiconductor devices
US20060270157A1 (en) * 2005-05-30 2006-11-30 Hynix Semiconductor Inc. Method of manufacturing flash memory device

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100029091A1 (en) * 2008-07-29 2010-02-04 Hynix Semiconductor Inc. Method of Forming Tunnel Insulation Layer in Flash Memory Device
US20180114840A1 (en) * 2016-10-25 2018-04-26 Gachon University Of Industry-Academic Cooperation Foundation Semiconductor memory device and fabrication method thereof
US10090389B2 (en) * 2016-10-25 2018-10-02 Gachon University Of Industry-Academic Cooperation Foundation Semiconductor memory device and fabrication method thereof
US11139378B2 (en) 2019-03-14 2021-10-05 Toshiba Memory Corporation Semiconductor device

Also Published As

Publication number Publication date
US8525275B2 (en) 2013-09-03
US20110045647A1 (en) 2011-02-24
KR20090007977A (en) 2009-01-21
KR101338158B1 (en) 2013-12-06

Similar Documents

Publication Publication Date Title
US8343840B2 (en) Blocking dielectric engineered charge trapping memory cell with high speed erase
TWI415269B (en) High-κ capped blocking dieletric bandgap engineered sonos and monos
US20070120179A1 (en) SONOS type non-volatile memory devices having a laminate blocking insulation layer and methods of manufacturing the same
US8415736B2 (en) Non-volatile semiconductor memory device and method of manufacturing the same
KR100890040B1 (en) Non-volatile memory device having charge trapping layer and method of fabricating the same
US7981786B2 (en) Method of fabricating non-volatile memory device having charge trapping layer
US20060027882A1 (en) Dielectric layer created using ALD to deposit multiple components
US8482053B2 (en) Nonvolatile semiconductor memory device with high-K insulating film
US7902588B2 (en) Nonvolatile semiconductor memory device and method for manufacturing the same
US7948025B2 (en) Non-volatile memory device having charge trapping layer and method for fabricating the same
JP2007043147A (en) Method of forming silicon-rich nanocrystal structure using atomic layer deposition process and method of manufacturing nonvolatile semiconductor device using the same
US8270216B2 (en) Semiconductor storage device and method of manufacturing the same
US20090273021A1 (en) Semiconductor device and method for manufacturing the same
US20070269972A1 (en) Method of manufacturing a semiconductor device
US6958511B1 (en) Flash memory device and method of fabrication thereof including a bottom oxide layer with two regions with different concentrations of nitrogen
US20090127611A1 (en) Non-volatile memory device and memory card and system including the same
USRE46389E1 (en) Nonvolatile memory device and method of forming the same
WO2007033003A1 (en) Atomic layer deposition with nitridation and oxidation
KR100819003B1 (en) Method for fabricating non-volatile memory device
US20150349143A1 (en) Semiconductor device and method of manufacturing the same
US8525275B2 (en) Methods of forming non-volatile memory devices
US8114735B2 (en) Method of manufacturing a non-volatile memory device
US20090159955A1 (en) Nonvolatile memory device and method of fabricating the same
US20130075804A1 (en) High density semiconductor memory device and method for manufacturing the same
US7492001B2 (en) High K stack for non-volatile memory

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HEO, JIN-HWA;KIM, CHUL-SUNG;KOO, BON-YOUNG;AND OTHERS;REEL/FRAME:020195/0509

Effective date: 20071123

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION