US20070096206A1 - Gate electrode stress control for finfet performance enhancement - Google Patents
Gate electrode stress control for finfet performance enhancement Download PDFInfo
- Publication number
- US20070096206A1 US20070096206A1 US11/163,908 US16390805A US2007096206A1 US 20070096206 A1 US20070096206 A1 US 20070096206A1 US 16390805 A US16390805 A US 16390805A US 2007096206 A1 US2007096206 A1 US 2007096206A1
- Authority
- US
- United States
- Prior art keywords
- semiconductor
- semiconductor fin
- stress
- gate electrode
- silicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 claims abstract description 137
- 238000000034 method Methods 0.000 claims abstract description 31
- 239000002800 charge carrier Substances 0.000 claims abstract description 23
- 230000000295 complement effect Effects 0.000 claims abstract description 6
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 32
- 229910052710 silicon Inorganic materials 0.000 claims description 32
- 239000010703 silicon Substances 0.000 claims description 32
- 239000000758 substrate Substances 0.000 claims description 29
- 239000000463 material Substances 0.000 claims description 22
- 239000012212 insulator Substances 0.000 claims description 16
- 229910045601 alloy Inorganic materials 0.000 claims description 3
- 239000000956 alloy Substances 0.000 claims description 3
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims description 2
- 238000004519 manufacturing process Methods 0.000 abstract description 4
- 239000010410 layer Substances 0.000 description 41
- 230000037230 mobility Effects 0.000 description 23
- 239000010408 film Substances 0.000 description 10
- 238000012876 topography Methods 0.000 description 9
- 239000002344 surface layer Substances 0.000 description 8
- 238000010586 diagram Methods 0.000 description 7
- 230000000694 effects Effects 0.000 description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- 238000005530 etching Methods 0.000 description 5
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 5
- 229920005591 polysilicon Polymers 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- 230000008901 benefit Effects 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 229910052751 metal Inorganic materials 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 239000000203 mixture Substances 0.000 description 4
- 238000012986 modification Methods 0.000 description 4
- 230000004048 modification Effects 0.000 description 4
- 230000003647 oxidation Effects 0.000 description 4
- 238000007254 oxidation reaction Methods 0.000 description 4
- 238000004364 calculation method Methods 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 150000004767 nitrides Chemical class 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- 238000012935 Averaging Methods 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 230000009286 beneficial effect Effects 0.000 description 2
- 210000000988 bone and bone Anatomy 0.000 description 2
- 238000005094 computer simulation Methods 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 239000002019 doping agent Substances 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 230000000750 progressive effect Effects 0.000 description 2
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 2
- 238000000427 thin-film deposition Methods 0.000 description 2
- 101100207343 Antirrhinum majus 1e20 gene Proteins 0.000 description 1
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- 238000004458 analytical method Methods 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 229910052801 chlorine Inorganic materials 0.000 description 1
- 239000000460 chlorine Substances 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 238000011156 evaluation Methods 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 239000007943 implant Substances 0.000 description 1
- 238000010884 ion-beam technique Methods 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 238000005457 optimization Methods 0.000 description 1
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 1
- 229910021332 silicide Inorganic materials 0.000 description 1
- 239000002210 silicon-based material Substances 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
- 239000007858 starting material Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7842—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/04—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes
- H01L29/045—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes by their particular orientation of crystalline planes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78684—Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising semiconductor materials of Group IV not being silicon, or alloys including an element of the group IV, e.g. Ge, SiN alloys, SiC alloys
Definitions
- the invention relates generally to physical stress within semiconductor structures. More particularly, the invention relates to physical stress induced charge carrier mobility modification within semiconductor structures, including at least one finFET.
- n-FET and p-FET devices respond differently to compressive and tensile stresses since piezoresistance coefficients will typically differ as a function of several variables, including but not limited to: semiconductor substrate doping and crystallographic orientation.
- stressed structures within n-FET and p-FET devices often need to be specifically engineered and optimized.
- the present invention provides a finFET structure having enhanced performance.
- the invention also provides a method for fabricating the structure.
- the semiconductor structure comprises a substrate that includes at least one semiconductor fin having a crystallographic orientation and an axially specific piezoresistance coefficient.
- the structure also comprises a gate electrode covering a channel region within the semiconductor fin. Within the structure, the gate electrode and channel region have specific stresses that correlate with the axially specific piezoresistance coefficient.
- the method first provides a substrate in which at least one semiconductor fin is located thereon.
- the method also provides for forming a gate electrode over a channel region in the semiconductor fin.
- the gate electrode is formed with an intrinsic stress determined to influence charge carrier mobility within the channel region.
- An embodiment of the invention is directed towards the semiconductor fin being a silicon semiconductor fin etched from a silicon surface having a ( 001 ) orientation. This yields a silicon semiconductor fin with crystallographic orientations as follows: longitudinal (110); transverse (001); and vertical (1-10).
- a gate electrode is desirably formed with an intrinsic tensile stress of from about 500 to about 1500 megapascals (MPa), and more preferably from about 1200 to about 1500 MPa.
- MPa megapascals
- Such intrinsic tensile stresses optimize charge carrier mobilities within the semiconductor fin channel region.
- the invention is not limited to the disclosed embodiment. Rather, a person skilled in the art may readily investigate alternative crystallographic orientations and semiconductor materials compositions for a semiconductor fin to ascertain piezoresistance coefficients. On the basis of those piezoresistance coefficients, a particular intrinsic gate stress may be derived to optimize charge carrier mobility within a semiconductor fin channel region within a semiconductor device.
- the semiconductor device may be a finFET device, but the invention is not so limited.
- FIG. 1 to FIG. 4 show a series of schematic cross-sectional diagrams illustrating the results of progressive stages in forming a finFET in accordance with an embodiment of the invention.
- FIG. 5 shows a schematic plan-view diagram corresponding with the schematic cross-sectional diagram of FIG. 4 .
- FIG. 6 and FIG. 7 show a pair of stress topography graphs for vertical stress and transverse stress within a finFET device incident to forming the finFET device with a gate electrode having an intrinsic tensile stress of 1500 MPa.
- FIG. 8 shows a graph of transverse stress and vertical stress within a semiconductor fin within a finFET device, to summarize the information provided within FIG. 6 and FIG. 7 .
- the invention provides a finFET structure and a method for fabrication thereof.
- the structure and method employ a gate electrode formed of a material having an intrinsic stress determined to influence (and preferably optimize) charge carrier mobility within a semiconductor fin channel region of the finFET structure.
- the charge carrier mobility determination involves analysis of magnitudes and dimensions of axially specific intrinsic piezoresistance coefficients for particular crystallographic orientations of the semiconductor fin.
- the intrinsic stress yields axially specific stresses (in the gate electrode and channel region) that correlate with (and preferably complement) the axially specific piezoresistance coefficients.
- a gate electrode with an intrinsic tensile stress of from about 500 to about 1500 MPa is desirable.
- the semiconductor fin channel region has an enhanced tensile vertical stress and an enhanced compressive transverse stress induced therein by the gate electrode.
- the foregoing types of induced stresses (i.e., tensile and compressive) within the channel region are both beneficial to an n-finFET.
- the enhanced tensile vertical stress is also beneficial to a p-finFET, which is not appreciably influenced by the enhanced compressive transverse stress.
- a semiconductor “fin” as utilized in the invention is intended as a comparatively narrow (i.e., about 0.01 to about 0.30 microns, and preferably about 0.01 to about 0.03 microns) semiconductor material layer set edgewise upon a substrate.
- the fin may optionally have a dielectric capping layer that may also enhance its physical stability.
- a finFET device At least the sidewalls of the semiconductor fin, and sometimes also the top of the semiconductor fin, are utilized as a channel region.
- the channel region is generally covered by an “n” shaped gate electrode that straddles the semiconductor fin, although a finFET gate electrode is not specifically limited to such a shape.
- a finFET provides advantage in comparison with a conventional planar field effect transistor insofar as the finFET provides excellent short channel effects due to a double gate effect. It also provides vertical sidewall channel regions while a conventional field effect transistor typically provides only planar horizontal channel regions. By increasing a height of a semiconductor fin formed upon a substrate, a finFET device of enhanced channel dimensions may be provided without compromising an aerial density of finFET devices. A similar advantage is not achievable with conventional planar field effect transistors.
- a semiconductor fin will have a channel length (longitudinal direction, defined by gate linewidth) and a channel width (transverse direction, defined by fin height and possibly thickness) that are each considerably greater than a minimum fin linewidth (vertical direction).
- the following embodiment illustrates the invention within the context of a finFET that utilizes a silicon-on-insulator semiconductor substrate that provides a particular silicon semiconductor fin crystallographic orientation.
- the invention is not, however, so limited.
- the invention is applicable to finFET devices located upon bulk semiconductor substrates as well as other semiconductor-on-insulator substrates.
- the invention is also applicable to finFETs formed from other semiconductor materials, such as, but not limited to silicon-germanium alloy and compound semiconductor materials, that exhibit a crystallographic axis dependent piezoresistance effect.
- FIG. 1 to FIG. 4 show a series of schematic cross-sectional diagrams illustrating the results of progressive stages in fabricating a finFET structure in accordance with an embodiment of the invention.
- FIG. 1 shows a semiconductor substrate 10 .
- a buried insulator layer 12 is located upon the semiconductor substrate 10 .
- the buried insulator layer 12 may be a crystalline or non-crystalline oxide or nitride, with oxides being highly preferred.
- a semiconductor surface layer 14 is located upon the buried insulator layer 12 .
- the semiconductor surface layer 14 is typically a silicon semiconductor surface layer.
- the foregoing three layers comprise a silicon-on-insulator semiconductor substrate. It may be formed utilizing conventional processes such as ion implantation and annealing (i.e., a SIMOX process) or by a layer transfer process.
- the semiconductor substrate 10 is typically a silicon semiconductor substrate, although this is not required within the invention.
- the buried insulator layer 12 is typically a buried silicon oxide layer.
- the semiconductor surface layer 14 typically has a thickness from about 500 to about 2000 angstroms, which thickness can be a direct result of the process used in fabricating the substrate or by employing a thinning step such as oxidation and etching.
- FIG. 1 also shows a pad dielectric layer 16 located upon the semiconductor surface layer 14 , and a hard mask layer 18 located aligned upon the pad dielectric layer 16 .
- the pad dielectric layer 16 has a thickness from about 25 to about 150 angstroms. It may comprise a silicon oxide material. Such a silicon oxide material is typically formed incident to thermal oxidation of the semiconductor surface layer 14 when it comprises a silicon material. Although thermal oxidation can be used in forming the pad dielectric layer 14 , a conventional deposition process such as CVD, PECVD or evaporation can alternatively be employed.
- the hard mask layer 18 comprises a hard mask material such as a silicon nitride or silicon oxynitride. Other hard mask materials may alternatively be utilized. It is typically has a thickness from about 500 to about 1000 angstroms.
- FIG. 2 shows the results of generally conventional processing known as “sidewall image transfer” that provides for anisotropically etching the semiconductor surface layer 14 to form a semiconductor fin 14 a .
- the hard mask layer 18 and the pad dielectric layer 16 are utilized as a mask and the buried insulator layer 12 is utilized as an etch stop layer.
- the etching is typically undertaken utilizing a plasma etchant employing a chlorine containing etchant gas composition.
- plasma etching is specifically mentioned, the semiconductor fin 14 a can be formed utilizing other dry etching processes such as, for example, reactive-ion etching or ion beam etching.
- FIG. 3 shows a pair of gate dielectric layers 20 located upon opposite sidewalls of the semiconductor fin 14 a .
- the gate dielectric layers 20 comprise a thermal silicon oxide material. It may be formed incident to thermal oxidation of the semiconductor fin 14 a when it comprises a silicon semiconductor material.
- thermal silicon oxide is specifically mentioned as the gate dielectric material, the present invention also contemplates utilizing oxides, nitrides, oxynitrides, or combinations thereof formed by conventional thermal and/or deposition techniques well known in the art.
- oxides having a dielectric constant, as measured in a vacuum, of about 4.0 or greater are used as the dielectric material.
- each of the pair of gate dielectric layers 20 has a thickness from about 10 to about 70 angstroms.
- FIG. 4 shows a gate electrode 22 located upon the finFET structure illustrated in FIG. 3 .
- the gate electrode 22 has a modified “n” shape that straddles the semiconductor fin 14 a .
- the gate electrode 22 is typically comprises a highly doped polysilicon material (i.e., 1 e 20 to 1 e 21 dopant atoms per cubic centimeter). It has a thickness from about 1000 to about 2000 angstroms.
- the present invention also contemplates other conductive materials such as doped polySiGe, elemental metals, alloys of elemental metals, metal silicides, metal nitrides or combination thereof as the gate electrode 22 material.
- the gate electrode 22 has an intrinsic stress that provides for charge carrier mobility influence (preferably enhancement or optimization) within a channel region of the semiconductor fin 14 a .
- the channel region of the semiconductor fin 14 a is that portion of the semiconductor fin 14 a covered by the gate electrode 22 . It is show in greater detail in FIG. 5 , as discussed in greater detail below.
- Common thin film deposition parameters that affect deposited film stress may include, but are not limited to: deposition temperature (i.e., to yield stress as a result of a mis-match of substrate and deposited film coefficients of thermal expansion), deposited film starting materials, deposited film crystallinity, deposited film composition and deposition rate. Other thin film deposition parameters may also influence deposited layer stress.
- FIG. 4 also illustrates the reference coordinate axes for the semiconductor fin 14 a . They differ from reference coordinate axes for a standard FET formed upon a planar semiconductor substrate.
- the vertical axis emanates from the plane of the sidewall of the semiconductor fin 14 a .
- the transverse axis emanates from the plane of the top of the semiconductor fin 14 a .
- the longitudinal axis emanates from the plane of the face of the semiconductor fin 14 a cross-section as illustrated in FIG. 4 .
- FIG. 5 shows a schematic plan-view diagram corresponding with the schematic cross-sectional diagram of FIG. 4 .
- FIG. 5 shows exposed portions of the buried insulator layer 12 for the finFET device of the disclosed embodiment.
- an outline of the gate dielectric layer 20 that encloses the semiconductor fin 14 a aligned beneath the hard mask layer 18 .
- the semiconductor fin 14 a has a shape of a dog bone (i.e., a structure having an axial central portion and lobed end portions of linewidth greater than the axial central portion).
- the gate electrode 22 perpendicularly traverses the semiconductor fin 14 a at its center between the lobed ends of the dog bone shape.
- a channel region of the semiconductor fin 14 a is located beneath the gate electrode 22 .
- a pair of opposite end portions of the semiconductor fin 14 a uncovered by the gate electrode 22 is employed as a pair of source/drain regions. They are typically subjected to further ion implantation while employing the gate electrode 22 as a mask, possibly after selectively etching therefrom overlying portions of the hard mask layer 18 . Large angle tilt implant methods may also be utilized to provide for a more uniform dopant distribution profile within the source/drain regions.
- the instant embodiment of the invention contemplates additional processing of the finFET structure of FIG. 5 to provide for its integration into particular circuits.
- the gate dielectric layer 20 may be stripped from portions of the semiconductor fin 14 a not covered by the gate electrode 22 to allow for spacers to be formed adjacent the semiconductor fin 14 a .
- full integration of the finFET of the instant embodiment into a particular circuit of necessity also requires contact structures.
- the embodiment contemplates the foregoing additional processing and additional structures.
- An embodiment of the invention focuses on a semiconductor fin 14 a that may be formed from a bulk silicon semiconductor substrate or a silicon surface layer within a silicon-on-insulator semiconductor substrate, either having a (001) surface orientation. Either provides the semiconductor fin 14 a of a single semiconductor material.
- crystallographic orientations for the semiconductor fin 14 a so formed are: longitudinal (110); transverse (001); and vertical (1-10).
- the intrinsic piezoresistance coefficients for a silicon semiconductor fin with the foregoing crystallographic orientations for both n and p silicon are as follows (units are e-11/pascal). For n silicon the longitudinal, vertical and transverse piezoresistance coefficients are ⁇ 31.6, ⁇ 17.6 and 53.4. For p silicon the longitudinal, vertical and transverse piezoresistance coefficients are 71.8, ⁇ 66.3 and ⁇ 1.1
- axial stresses applied to a silicon semiconductor fin 14 a of the above crystallographic orientations and doping to yield maximum charge carrier mobility benefit are as follows.
- n silicon a compressive transverse stress provides maximum advantage, followed by a tensile longitudinal stress and finally a tensile vertical stress.
- p silicon a compressive longitudinal stress and a tensile vertical stress are most relevant. There is little piezoresistive effect in the transverse direction for a p silicon semiconductor fin.
- the disclosed embodiment seeks to optimize stress (and thus charge carrier mobility) within a semiconductor fin channel region within a finFET device. This is achieved within the context of the foregoing piezoresistance coefficients by appropriately modifying intrinsic stress within a gate electrode of the finFET device to provide desirable axially specific stresses within the gate electrode as deposited. The axially specific stresses within the gate electrode transfer into the semiconductor fin channel region. To achieve the result, the gate electrode intrinsic stress is selected to provide a deposited gate electrode with stress that correlates with and preferably complements piezoresistance coefficients in a semiconductor fin channel region.
- the longitudinal piezoresistive coefficients for n and p silicon are of opposite sign.
- a gate electrode as deposited imparts one of a longitudinal compressive stress and a longitudinal tensile stress to a semiconductor fin, there will of necessity be an offset of an electron mobility effect and a hole mobility effect in the longitudinal direction for the channel region.
- the instant embodiment does not contemplate a longitudinal charge carrier mobility enhancement. Since the vertical piezoresistive coefficients for both the n silicon and p silicon are negative, a tensile vertical stress will contribute to vertical charge carrier mobility enhancement within both n-finFET and p-finFET devices.
- transverse piezoresistive coefficient is highly positive for n silicon and approximately zero for p silicon, a compressive transverse stress will enhance electron charge carrier mobility within an n-finFET device while not appreciably influencing hole charge carrier mobility within a p-finFET device.
- the invention provides that a gate electrode 22 deposited with an intrinsic tensile stress of from about 500 to about 1 500 MPa and more preferably from about 1200 to about 1500 MPa assists in providing the above desirable axially induced stresses within the gate electrode 22 and the semiconductor fin 14 a.
- FIG. 6 shows a computer simulation stress topography graph for vertical stress within a finFET device in accordance with the invention.
- FIG. 6 shows the semiconductor fin 14 a having the pad dielectric layer 16 and the hard mask layer 18 located aligned thereover.
- the gate dielectric layer 20 is located upon a sidewall of the semiconductor fin 14 a .
- the gate electrode 22 covers the hard mask layer 18 , the pad dielectric layer 16 , the semiconductor fin 14 a and the gate dielectric layer 20 .
- the vertical stress topography diagram of FIG. 6 assumes that all other components of the finFET device have a conventional modulus and have no intrinsic stress, but that the gate electrode 22 is deposited with a fixed intrinsic tensile stress of 1500 MPa.
- Such variables include, but are not limited to: dimensions, modulus and intrinsic stress of components, including the semiconductor fin and the gate electrode. Differences and variations of each of the variables is expected to influence stress contour profiles as illustrated in both FIG. 6 and FIG. 7 .
- Reference numeral 25 within FIG. 6 designates the zero stress line within the gate electrode 22 .
- Above the zero stress line is the physical boundary of the gate electrode 22 .
- Below the zero stress line are tensile stress contours increasing in increments of 200 MPa.
- FIG. 6 is clearly limited to the materials properties (i.e., dimensions, modulus and stress) limitations as provided above, FIG. 6 also clearly shows that a tensile vertical stress may be induced into the semiconductor fin 14 a from a gate electrode 22 deposited with an intrinsic tensile stress of about 1500 MPa.
- FIG. 7 shows a stress topography graph analogous to the stress topography graph of FIG. 6 , but for stress in a transverse direction rather than a vertical direction.
- the finFET components, as illustrated in FIG. 7 are the same as the finFET components as illustrated in FIG. 6 .
- the components are still assumed to have no intrinsic stress and conventional moduli.
- the gate electrode 22 is still formed with an intrinsic tensile stress of about 1500 MPa.
- Reference numerals 25 within FIG. 7 shows a pair of zero stress lines that define a small zero stress region. Remaining lines beneath the zero stress lines are compressive stressed, and also defined in increments of 200 MPa per compressive stress topography line. FIG. 7 clearly shows that considerable transverse compressive stress is induced into a semiconductor fin 14 a channel region in accord with the embodiment of the invention, when a gate electrode having an intrinsic tensile stress of about 1500 MPa is deposited thereover.
- FIG. 8 shows a stress topography graph that summarizes and amplifies the stress topography data of FIG. 6 and FIG. 7 .
- FIG. 8 shows the buried insulator layer 12 as a part of an SOI substrate layer.
- the semiconductor fin 14 a is located upon the buried insulator layer 12 .
- the pad dielectric layer 16 is located upon the semiconductor fin 14 a and the hard mask layer 18 is located upon the pad dielectric layer 16 .
- Reference numeral 26 shows a vertical stress profile line through the height of the semiconductor fin 14 a . It has a tensile stress ranging from about 300 to about 1200 MPa and generally averaging about 900 MPa.
- Reference numeral 27 shows a corresponding transverse stress profile through the height of the semiconductor fin 14 a . It has a compressive stress that ranges from about ⁇ 500 to about ⁇ 1500 MPa and generally averaging about ⁇ 1150 MPa.
- Charge carrier mobility enhancement (as a percentage versus baseline) is calculated as a negative sum for the longitudinal, transverse and vertical directions of the product of an applied stress in a crystallographic plane (units may be pascals) times a piezoresistance coefficient for the crystallographic plane (units may be 1/pascals).
- d ⁇ / ⁇ equals charge carrier mobility enhancement.
- ⁇ l , ⁇ v and ⁇ t are piezoresistance coefficients in the l, v and t directions.
- ⁇ l , ⁇ v and ⁇ t are axially specific stress levels also in the l, v and t directions.
- the present invention is not limited to the foregoing embodiment that discloses a particular silicon semiconductor fin crystallographic orientation and doping. Rather, the invention may employ other semiconductor fins formed of other crystallographic orientations and materials compositions. Such other semiconductor fins will have axially specific intrinsic piezoresistance coefficients that may be evaluated in accord with the invention. Incident to such evaluation, an intrinsic stress for a gate electrode may be determined such as to influence and optimize charge carrier mobility within the context of the intrinsic piezoresistance coefficients.
Abstract
Description
- The invention relates generally to physical stress within semiconductor structures. More particularly, the invention relates to physical stress induced charge carrier mobility modification within semiconductor structures, including at least one finFET.
- Recent advances in semiconductor device design and development have involved the introduction of applied physical stress into semiconductor device components. Applied physical stress often leads to charge carrier mobility modification. In particular, enhanced charge carrier mobility generally leads to enhanced semiconductor device performance.
- There are various examples of stress induced performance enhancement within semiconductor devices. For example, Chidambarrao et al., in U.S. Publication No. 2005/0130358 teaches a method for forming complementary finFET devices of complementary stress levels within a semiconductor structure. The method employs separate base materials as substrates for silicon epitaxial fin sidewall channel layer formation within the complementary finFET devices.
- Other examples of compressive stress or tensile stress within various locations within semiconductor structures are alternatively known to provide charge carrier mobility modification. Typically, n-FET and p-FET devices respond differently to compressive and tensile stresses since piezoresistance coefficients will typically differ as a function of several variables, including but not limited to: semiconductor substrate doping and crystallographic orientation. Thus, stressed structures within n-FET and p-FET devices often need to be specifically engineered and optimized.
- A trend within semiconductor design and development is for continued enhanced performance at smaller dimensions. Thus, a need will continue to exist for novel structures and methods that, in turn, provide semiconductor devices with enhanced performance. To that end, the use of physically stressed structures in semiconductor devices is likely to continue. Desirable are alternative semiconductor devices and methods for fabrication that advantageously use physical stress for semiconductor device performance enhancement.
- The present invention provides a finFET structure having enhanced performance. The invention also provides a method for fabricating the structure.
- In accord with the invention, the semiconductor structure comprises a substrate that includes at least one semiconductor fin having a crystallographic orientation and an axially specific piezoresistance coefficient. The structure also comprises a gate electrode covering a channel region within the semiconductor fin. Within the structure, the gate electrode and channel region have specific stresses that correlate with the axially specific piezoresistance coefficient.
- Also in accord with the invention, the method first provides a substrate in which at least one semiconductor fin is located thereon. The method also provides for forming a gate electrode over a channel region in the semiconductor fin. Within the method, the gate electrode is formed with an intrinsic stress determined to influence charge carrier mobility within the channel region.
- An embodiment of the invention is directed towards the semiconductor fin being a silicon semiconductor fin etched from a silicon surface having a (001) orientation. This yields a silicon semiconductor fin with crystallographic orientations as follows: longitudinal (110); transverse (001); and vertical (1-10). In accordance with the intrinsic piezoresistance coefficients for those silicon crystallographic orientations, the invention provides that a gate electrode is desirably formed with an intrinsic tensile stress of from about 500 to about 1500 megapascals (MPa), and more preferably from about 1200 to about 1500 MPa. Such intrinsic tensile stresses optimize charge carrier mobilities within the semiconductor fin channel region.
- The invention is not limited to the disclosed embodiment. Rather, a person skilled in the art may readily investigate alternative crystallographic orientations and semiconductor materials compositions for a semiconductor fin to ascertain piezoresistance coefficients. On the basis of those piezoresistance coefficients, a particular intrinsic gate stress may be derived to optimize charge carrier mobility within a semiconductor fin channel region within a semiconductor device. The semiconductor device may be a finFET device, but the invention is not so limited.
-
FIG. 1 toFIG. 4 show a series of schematic cross-sectional diagrams illustrating the results of progressive stages in forming a finFET in accordance with an embodiment of the invention. -
FIG. 5 shows a schematic plan-view diagram corresponding with the schematic cross-sectional diagram ofFIG. 4 . -
FIG. 6 andFIG. 7 show a pair of stress topography graphs for vertical stress and transverse stress within a finFET device incident to forming the finFET device with a gate electrode having an intrinsic tensile stress of 1500 MPa. -
FIG. 8 shows a graph of transverse stress and vertical stress within a semiconductor fin within a finFET device, to summarize the information provided withinFIG. 6 andFIG. 7 . - The invention provides a finFET structure and a method for fabrication thereof. The structure and method employ a gate electrode formed of a material having an intrinsic stress determined to influence (and preferably optimize) charge carrier mobility within a semiconductor fin channel region of the finFET structure. The charge carrier mobility determination involves analysis of magnitudes and dimensions of axially specific intrinsic piezoresistance coefficients for particular crystallographic orientations of the semiconductor fin. The intrinsic stress yields axially specific stresses (in the gate electrode and channel region) that correlate with (and preferably complement) the axially specific piezoresistance coefficients.
- As will be seen from the embodiment and example that follows, for a semiconductor fin formed from a (001) monocrystalline silicon surface, a gate electrode with an intrinsic tensile stress of from about 500 to about 1500 MPa is desirable. When employing such an intrinsic tensile stress within the gate electrode, the semiconductor fin channel region has an enhanced tensile vertical stress and an enhanced compressive transverse stress induced therein by the gate electrode. The foregoing types of induced stresses (i.e., tensile and compressive) within the channel region are both beneficial to an n-finFET. The enhanced tensile vertical stress is also beneficial to a p-finFET, which is not appreciably influenced by the enhanced compressive transverse stress.
- As is understood by a person skilled in the art, a semiconductor “fin” as utilized in the invention is intended as a comparatively narrow (i.e., about 0.01 to about 0.30 microns, and preferably about 0.01 to about 0.03 microns) semiconductor material layer set edgewise upon a substrate. The fin may optionally have a dielectric capping layer that may also enhance its physical stability.
- Within a “finFET” device at least the sidewalls of the semiconductor fin, and sometimes also the top of the semiconductor fin, are utilized as a channel region. The channel region is generally covered by an “n” shaped gate electrode that straddles the semiconductor fin, although a finFET gate electrode is not specifically limited to such a shape.
- A finFET provides advantage in comparison with a conventional planar field effect transistor insofar as the finFET provides excellent short channel effects due to a double gate effect. It also provides vertical sidewall channel regions while a conventional field effect transistor typically provides only planar horizontal channel regions. By increasing a height of a semiconductor fin formed upon a substrate, a finFET device of enhanced channel dimensions may be provided without compromising an aerial density of finFET devices. A similar advantage is not achievable with conventional planar field effect transistors. Generally, a semiconductor fin will have a channel length (longitudinal direction, defined by gate linewidth) and a channel width (transverse direction, defined by fin height and possibly thickness) that are each considerably greater than a minimum fin linewidth (vertical direction).
- The following embodiment illustrates the invention within the context of a finFET that utilizes a silicon-on-insulator semiconductor substrate that provides a particular silicon semiconductor fin crystallographic orientation. The invention is not, however, so limited. The invention is applicable to finFET devices located upon bulk semiconductor substrates as well as other semiconductor-on-insulator substrates. The invention is also applicable to finFETs formed from other semiconductor materials, such as, but not limited to silicon-germanium alloy and compound semiconductor materials, that exhibit a crystallographic axis dependent piezoresistance effect.
-
FIG. 1 toFIG. 4 show a series of schematic cross-sectional diagrams illustrating the results of progressive stages in fabricating a finFET structure in accordance with an embodiment of the invention. -
FIG. 1 shows asemiconductor substrate 10. A buriedinsulator layer 12 is located upon thesemiconductor substrate 10. The buriedinsulator layer 12 may be a crystalline or non-crystalline oxide or nitride, with oxides being highly preferred. Asemiconductor surface layer 14 is located upon the buriedinsulator layer 12. Thesemiconductor surface layer 14 is typically a silicon semiconductor surface layer. In an aggregate, the foregoing three layers comprise a silicon-on-insulator semiconductor substrate. It may be formed utilizing conventional processes such as ion implantation and annealing (i.e., a SIMOX process) or by a layer transfer process. Thesemiconductor substrate 10 is typically a silicon semiconductor substrate, although this is not required within the invention. In addition, the buriedinsulator layer 12 is typically a buried silicon oxide layer. Thesemiconductor surface layer 14 typically has a thickness from about 500 to about 2000 angstroms, which thickness can be a direct result of the process used in fabricating the substrate or by employing a thinning step such as oxidation and etching. -
FIG. 1 also shows apad dielectric layer 16 located upon thesemiconductor surface layer 14, and ahard mask layer 18 located aligned upon thepad dielectric layer 16. - Typically, the
pad dielectric layer 16 has a thickness from about 25 to about 150 angstroms. It may comprise a silicon oxide material. Such a silicon oxide material is typically formed incident to thermal oxidation of thesemiconductor surface layer 14 when it comprises a silicon material. Although thermal oxidation can be used in forming thepad dielectric layer 14, a conventional deposition process such as CVD, PECVD or evaporation can alternatively be employed. Typically thehard mask layer 18 comprises a hard mask material such as a silicon nitride or silicon oxynitride. Other hard mask materials may alternatively be utilized. It is typically has a thickness from about 500 to about 1000 angstroms. -
FIG. 2 shows the results of generally conventional processing known as “sidewall image transfer” that provides for anisotropically etching thesemiconductor surface layer 14 to form asemiconductor fin 14 a. Thehard mask layer 18 and thepad dielectric layer 16 are utilized as a mask and the buriedinsulator layer 12 is utilized as an etch stop layer. The etching is typically undertaken utilizing a plasma etchant employing a chlorine containing etchant gas composition. Although plasma etching is specifically mentioned, thesemiconductor fin 14 a can be formed utilizing other dry etching processes such as, for example, reactive-ion etching or ion beam etching. -
FIG. 3 shows a pair of gate dielectric layers 20 located upon opposite sidewalls of thesemiconductor fin 14 a. Typically the gate dielectric layers 20 comprise a thermal silicon oxide material. It may be formed incident to thermal oxidation of thesemiconductor fin 14 a when it comprises a silicon semiconductor material. Although, thermal silicon oxide is specifically mentioned as the gate dielectric material, the present invention also contemplates utilizing oxides, nitrides, oxynitrides, or combinations thereof formed by conventional thermal and/or deposition techniques well known in the art. Preferably, oxides having a dielectric constant, as measured in a vacuum, of about 4.0 or greater are used as the dielectric material. Typically, each of the pair of gate dielectric layers 20 has a thickness from about 10 to about 70 angstroms. -
FIG. 4 shows agate electrode 22 located upon the finFET structure illustrated inFIG. 3 . Thegate electrode 22 has a modified “n” shape that straddles thesemiconductor fin 14 a. Thegate electrode 22 is typically comprises a highly doped polysilicon material (i.e., 1e20 to 1e21 dopant atoms per cubic centimeter). It has a thickness from about 1000 to about 2000 angstroms. In addition to doped polysilicon, the present invention also contemplates other conductive materials such as doped polySiGe, elemental metals, alloys of elemental metals, metal silicides, metal nitrides or combination thereof as thegate electrode 22 material. In accordance with the invention, thegate electrode 22 has an intrinsic stress that provides for charge carrier mobility influence (preferably enhancement or optimization) within a channel region of thesemiconductor fin 14 a. The channel region of thesemiconductor fin 14 a is that portion of thesemiconductor fin 14 a covered by thegate electrode 22. It is show in greater detail inFIG. 5 , as discussed in greater detail below. - Several variables are understood within the semiconductor fabrication art to influence intrinsic stress within deposited films such as but not limited to polysilicon films. Specific variables are taught within: (1) Heuer et al., in U.S. Pat. No. 6,479,166 (columnar polysilicon films having tensile stress and devitrified polysilicon films having compressive stress); and (2) Yamazaki et al., in U.S. Pat. No. 6,645,826 (silicon nitride films having variable stress dependent upon deposition rate). Common thin film deposition parameters that affect deposited film stress may include, but are not limited to: deposition temperature (i.e., to yield stress as a result of a mis-match of substrate and deposited film coefficients of thermal expansion), deposited film starting materials, deposited film crystallinity, deposited film composition and deposition rate. Other thin film deposition parameters may also influence deposited layer stress.
-
FIG. 4 also illustrates the reference coordinate axes for thesemiconductor fin 14 a. They differ from reference coordinate axes for a standard FET formed upon a planar semiconductor substrate. The vertical axis emanates from the plane of the sidewall of thesemiconductor fin 14 a. The transverse axis emanates from the plane of the top of thesemiconductor fin 14 a. The longitudinal axis emanates from the plane of the face of thesemiconductor fin 14 a cross-section as illustrated inFIG. 4 . -
FIG. 5 shows a schematic plan-view diagram corresponding with the schematic cross-sectional diagram ofFIG. 4 .FIG. 5 shows exposed portions of the buriedinsulator layer 12 for the finFET device of the disclosed embodiment. Also illustrated is an outline of thegate dielectric layer 20 that encloses thesemiconductor fin 14 a aligned beneath thehard mask layer 18. Thesemiconductor fin 14 a has a shape of a dog bone (i.e., a structure having an axial central portion and lobed end portions of linewidth greater than the axial central portion). Thegate electrode 22 perpendicularly traverses thesemiconductor fin 14 a at its center between the lobed ends of the dog bone shape. A channel region of thesemiconductor fin 14 a is located beneath thegate electrode 22. A pair of opposite end portions of thesemiconductor fin 14 a uncovered by thegate electrode 22 is employed as a pair of source/drain regions. They are typically subjected to further ion implantation while employing thegate electrode 22 as a mask, possibly after selectively etching therefrom overlying portions of thehard mask layer 18. Large angle tilt implant methods may also be utilized to provide for a more uniform dopant distribution profile within the source/drain regions. - Although not specifically illustrated through use of additional figures, the instant embodiment of the invention contemplates additional processing of the finFET structure of
FIG. 5 to provide for its integration into particular circuits. For example, thegate dielectric layer 20 may be stripped from portions of thesemiconductor fin 14 a not covered by thegate electrode 22 to allow for spacers to be formed adjacent thesemiconductor fin 14 a. In addition, full integration of the finFET of the instant embodiment into a particular circuit of necessity also requires contact structures. The embodiment contemplates the foregoing additional processing and additional structures. - An embodiment of the invention focuses on a
semiconductor fin 14 a that may be formed from a bulk silicon semiconductor substrate or a silicon surface layer within a silicon-on-insulator semiconductor substrate, either having a (001) surface orientation. Either provides thesemiconductor fin 14 a of a single semiconductor material. In accordance withFIG. 4 , crystallographic orientations for thesemiconductor fin 14 a so formed are: longitudinal (110); transverse (001); and vertical (1-10). - The intrinsic piezoresistance coefficients for a silicon semiconductor fin with the foregoing crystallographic orientations for both n and p silicon are as follows (units are e-11/pascal). For n silicon the longitudinal, vertical and transverse piezoresistance coefficients are −31.6, −17.6 and 53.4. For p silicon the longitudinal, vertical and transverse piezoresistance coefficients are 71.8, −66.3 and −1.1
- Thus, axial stresses applied to a
silicon semiconductor fin 14 a of the above crystallographic orientations and doping to yield maximum charge carrier mobility benefit are as follows. For n silicon, a compressive transverse stress provides maximum advantage, followed by a tensile longitudinal stress and finally a tensile vertical stress. For p silicon, a compressive longitudinal stress and a tensile vertical stress are most relevant. There is little piezoresistive effect in the transverse direction for a p silicon semiconductor fin. - The disclosed embodiment seeks to optimize stress (and thus charge carrier mobility) within a semiconductor fin channel region within a finFET device. This is achieved within the context of the foregoing piezoresistance coefficients by appropriately modifying intrinsic stress within a gate electrode of the finFET device to provide desirable axially specific stresses within the gate electrode as deposited. The axially specific stresses within the gate electrode transfer into the semiconductor fin channel region. To achieve the result, the gate electrode intrinsic stress is selected to provide a deposited gate electrode with stress that correlates with and preferably complements piezoresistance coefficients in a semiconductor fin channel region.
- Within the instant embodiment, the longitudinal piezoresistive coefficients for n and p silicon are of opposite sign. Thus, if a gate electrode as deposited imparts one of a longitudinal compressive stress and a longitudinal tensile stress to a semiconductor fin, there will of necessity be an offset of an electron mobility effect and a hole mobility effect in the longitudinal direction for the channel region. Thus, the instant embodiment does not contemplate a longitudinal charge carrier mobility enhancement. Since the vertical piezoresistive coefficients for both the n silicon and p silicon are negative, a tensile vertical stress will contribute to vertical charge carrier mobility enhancement within both n-finFET and p-finFET devices. Since the transverse piezoresistive coefficient is highly positive for n silicon and approximately zero for p silicon, a compressive transverse stress will enhance electron charge carrier mobility within an n-finFET device while not appreciably influencing hole charge carrier mobility within a p-finFET device.
- For the instant embodiment with the foregoing
silicon semiconductor fin 14 a crystallographic orientation, the invention provides that agate electrode 22 deposited with an intrinsic tensile stress of from about 500 to about 1 500 MPa and more preferably from about 1200 to about 1500 MPa assists in providing the above desirable axially induced stresses within thegate electrode 22 and thesemiconductor fin 14 a. -
FIG. 6 shows a computer simulation stress topography graph for vertical stress within a finFET device in accordance with the invention.FIG. 6 shows thesemiconductor fin 14 a having thepad dielectric layer 16 and thehard mask layer 18 located aligned thereover. Thegate dielectric layer 20 is located upon a sidewall of thesemiconductor fin 14 a. Thegate electrode 22 covers thehard mask layer 18, thepad dielectric layer 16, thesemiconductor fin 14 a and thegate dielectric layer 20. The vertical stress topography diagram ofFIG. 6 assumes that all other components of the finFET device have a conventional modulus and have no intrinsic stress, but that thegate electrode 22 is deposited with a fixed intrinsic tensile stress of 1500 MPa. - Several semiconductor structure variables influence a computer simulation stress topography graph, such as illustrated in
FIG. 6 . Such variables include, but are not limited to: dimensions, modulus and intrinsic stress of components, including the semiconductor fin and the gate electrode. Differences and variations of each of the variables is expected to influence stress contour profiles as illustrated in bothFIG. 6 andFIG. 7 . -
Reference numeral 25 withinFIG. 6 designates the zero stress line within thegate electrode 22. Above the zero stress line is the physical boundary of thegate electrode 22. Below the zero stress line are tensile stress contours increasing in increments of 200 MPa. AlthoughFIG. 6 is clearly limited to the materials properties (i.e., dimensions, modulus and stress) limitations as provided above,FIG. 6 also clearly shows that a tensile vertical stress may be induced into thesemiconductor fin 14 a from agate electrode 22 deposited with an intrinsic tensile stress of about 1500 MPa. -
FIG. 7 shows a stress topography graph analogous to the stress topography graph ofFIG. 6 , but for stress in a transverse direction rather than a vertical direction. The finFET components, as illustrated inFIG. 7 , are the same as the finFET components as illustrated inFIG. 6 . The components are still assumed to have no intrinsic stress and conventional moduli. Thegate electrode 22 is still formed with an intrinsic tensile stress of about 1500 MPa. -
Reference numerals 25 withinFIG. 7 shows a pair of zero stress lines that define a small zero stress region. Remaining lines beneath the zero stress lines are compressive stressed, and also defined in increments of 200 MPa per compressive stress topography line.FIG. 7 clearly shows that considerable transverse compressive stress is induced into asemiconductor fin 14 a channel region in accord with the embodiment of the invention, when a gate electrode having an intrinsic tensile stress of about 1500 MPa is deposited thereover. -
FIG. 8 shows a stress topography graph that summarizes and amplifies the stress topography data ofFIG. 6 andFIG. 7 . -
FIG. 8 shows the buriedinsulator layer 12 as a part of an SOI substrate layer. Thesemiconductor fin 14 a is located upon the buriedinsulator layer 12. Thepad dielectric layer 16 is located upon thesemiconductor fin 14 a and thehard mask layer 18 is located upon thepad dielectric layer 16. -
Reference numeral 26 shows a vertical stress profile line through the height of thesemiconductor fin 14 a. It has a tensile stress ranging from about 300 to about 1200 MPa and generally averaging about 900 MPa.Reference numeral 27 shows a corresponding transverse stress profile through the height of thesemiconductor fin 14 a. It has a compressive stress that ranges from about −500 to about −1500 MPa and generally averaging about −1150 MPa. - Charge carrier mobility enhancement (as a percentage versus baseline) is calculated as a negative sum for the longitudinal, transverse and vertical directions of the product of an applied stress in a crystallographic plane (units may be pascals) times a piezoresistance coefficient for the crystallographic plane (units may be 1/pascals). The equation is as follows:
dμ/μ=−(πlσl+πvσv+πtσt) - dμ/μ equals charge carrier mobility enhancement. πl, πv and πt are piezoresistance coefficients in the l, v and t directions. σl, σv and σt are axially specific stress levels also in the l, v and t directions.
- For the disclosed embodiment with respect to an n-finFET, the calculation when considering vertical and transverse stress is as follows:
−(−17.6e−11* 900e6+53.4e−11* −1150e6)=77% - For the disclosed embodiment with respect to a p-finFET, the calculation when considering vertical stress only (since the transverse piezoresistance coefficient is negligible) is as follows:
−(−66.3e−11* 900e6)=60% - The foregoing calculations suggest considerable charge carrier mobility enhancement within both n- and p- finFETs in accord with the disclosed embodiment. The mobility enhancements are due to appropriate gate electrode induced stresses within a semiconductor fin channel region within the finFETs.
- As noted above, the present invention is not limited to the foregoing embodiment that discloses a particular silicon semiconductor fin crystallographic orientation and doping. Rather, the invention may employ other semiconductor fins formed of other crystallographic orientations and materials compositions. Such other semiconductor fins will have axially specific intrinsic piezoresistance coefficients that may be evaluated in accord with the invention. Incident to such evaluation, an intrinsic stress for a gate electrode may be determined such as to influence and optimize charge carrier mobility within the context of the intrinsic piezoresistance coefficients.
- The preferred embodiment of the invention is illustrative of the invention rather than limiting of the invention. Revisions and modifications may be made to methods, materials, structures and dimensions in accord with the preferred embodiment of the invention while still providing an embodiment in accord with the invention, further in accord with the accompanying claims.
Claims (20)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/163,908 US7655511B2 (en) | 2005-11-03 | 2005-11-03 | Gate electrode stress control for finFET performance enhancement |
CNA2006101425555A CN1960003A (en) | 2005-11-03 | 2006-10-30 | Semiconductor structure and method for manufacturing fin formula field effect transistor device |
JP2006299336A JP5239063B2 (en) | 2005-11-03 | 2006-11-02 | Semiconductor structure and fabrication method of finFET device (stress control of gate electrode to improve performance of FINFET) |
US12/695,660 US7960801B2 (en) | 2005-11-03 | 2010-01-28 | Gate electrode stress control for finFET performance enhancement description |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/163,908 US7655511B2 (en) | 2005-11-03 | 2005-11-03 | Gate electrode stress control for finFET performance enhancement |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/695,660 Division US7960801B2 (en) | 2005-11-03 | 2010-01-28 | Gate electrode stress control for finFET performance enhancement description |
Publications (2)
Publication Number | Publication Date |
---|---|
US20070096206A1 true US20070096206A1 (en) | 2007-05-03 |
US7655511B2 US7655511B2 (en) | 2010-02-02 |
Family
ID=37995131
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/163,908 Active 2027-09-18 US7655511B2 (en) | 2005-11-03 | 2005-11-03 | Gate electrode stress control for finFET performance enhancement |
US12/695,660 Active US7960801B2 (en) | 2005-11-03 | 2010-01-28 | Gate electrode stress control for finFET performance enhancement description |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/695,660 Active US7960801B2 (en) | 2005-11-03 | 2010-01-28 | Gate electrode stress control for finFET performance enhancement description |
Country Status (3)
Country | Link |
---|---|
US (2) | US7655511B2 (en) |
JP (1) | JP5239063B2 (en) |
CN (1) | CN1960003A (en) |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090152623A1 (en) * | 2007-12-17 | 2009-06-18 | Kabushiki Kaisha Toshiba | Fin transistor |
US20090184306A1 (en) * | 2008-01-18 | 2009-07-23 | Leo Mathew | Phase change memory cell with finfet and method therefor |
US20090184309A1 (en) * | 2008-01-18 | 2009-07-23 | Leo Mathew | Phase change memory cell with heater and method therefor |
US20090288048A1 (en) * | 2005-12-01 | 2009-11-19 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US8847324B2 (en) | 2012-12-17 | 2014-09-30 | Synopsys, Inc. | Increasing ION /IOFF ratio in FinFETs and nano-wires |
US9040363B2 (en) | 2013-03-20 | 2015-05-26 | International Business Machines Corporation | FinFET with reduced capacitance |
US9177894B2 (en) | 2012-08-31 | 2015-11-03 | Synopsys, Inc. | Latch-up suppression and substrate noise coupling reduction through a substrate back-tie for 3D integrated circuits |
US9379018B2 (en) | 2012-12-17 | 2016-06-28 | Synopsys, Inc. | Increasing Ion/Ioff ratio in FinFETs and nano-wires |
US9817928B2 (en) | 2012-08-31 | 2017-11-14 | Synopsys, Inc. | Latch-up suppression and substrate noise coupling reduction through a substrate back-tie for 3D integrated circuits |
US20190214460A1 (en) * | 2016-09-30 | 2019-07-11 | Intel Corporation | Fabricating nanowire transistors using directional selective etching |
Families Citing this family (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5285947B2 (en) * | 2008-04-11 | 2013-09-11 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US7915112B2 (en) * | 2008-09-23 | 2011-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gate stress film for mobility enhancement in FinFET device |
US8227867B2 (en) | 2008-12-23 | 2012-07-24 | International Business Machines Corporation | Body contacted hybrid surface semiconductor-on-insulator devices |
US7871873B2 (en) * | 2009-03-27 | 2011-01-18 | Global Foundries Inc. | Method of forming fin structures using a sacrificial etch stop layer on bulk semiconductor material |
US8101486B2 (en) * | 2009-10-07 | 2012-01-24 | Globalfoundries Inc. | Methods for forming isolated fin structures on bulk semiconductor material |
US8395137B2 (en) | 2011-03-08 | 2013-03-12 | Micron Technology, Inc. | Memory cell constructions |
US8597994B2 (en) | 2011-05-23 | 2013-12-03 | GlobalFoundries, Inc. | Semiconductor device and method of fabrication |
CN103021827B (en) * | 2011-09-27 | 2015-07-08 | 中芯国际集成电路制造(上海)有限公司 | Method for forming finned field effect transistor and complementary metal oxide semiconductor (CMOS) finned field effect transistor |
US8361894B1 (en) | 2012-04-04 | 2013-01-29 | Globalfoundries Inc. | Methods of forming FinFET semiconductor devices with different fin heights |
US8921218B2 (en) * | 2012-05-18 | 2014-12-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gate finFET device and method of fabricating thereof |
US9024355B2 (en) | 2012-05-30 | 2015-05-05 | International Business Machines Corporation | Embedded planar source/drain stressors for a finFET including a plurality of fins |
US8669147B2 (en) | 2012-06-11 | 2014-03-11 | Globalfoundries Inc. | Methods of forming high mobility fin channels on three dimensional semiconductor devices |
US8796666B1 (en) * | 2013-04-26 | 2014-08-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS devices with strain buffer layer and methods of forming the same |
US9023697B2 (en) | 2013-08-08 | 2015-05-05 | International Business Machines Corporation | 3D transistor channel mobility enhancement |
KR20150020845A (en) * | 2013-08-19 | 2015-02-27 | 에스케이하이닉스 주식회사 | Semiconductor Device Having a Vertical Channel, Variable Resistive Memory Device Including the Same and Method of Manufacturing The Same |
KR20150020848A (en) * | 2013-08-19 | 2015-02-27 | 에스케이하이닉스 주식회사 | PMOS Transistor Improved Current-drivability With Vertical Channel, Variable Resistive Memory Device Including the same And Method of Manufacturing PMOS Transistor |
US9466671B2 (en) * | 2013-08-19 | 2016-10-11 | SK Hynix Inc. | Semiconductor device having fin gate, resistive memory device including the same, and method of manufacturing the same |
US9231055B2 (en) * | 2013-08-19 | 2016-01-05 | SK Hynix Inc. | Semiconductor device having fin gate, resistive memory device including the same, and method of manufacturing the same |
US9105662B1 (en) | 2014-01-23 | 2015-08-11 | International Business Machines Corporation | Method and structure to enhance gate induced strain effect in multigate device |
US9324623B1 (en) | 2014-11-26 | 2016-04-26 | Samsung Electronics Co., Ltd. | Method of manufacturing semiconductor device having active fins |
US9824943B2 (en) * | 2015-10-20 | 2017-11-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method for forming the same |
US9537011B1 (en) | 2015-12-14 | 2017-01-03 | International Business Machines Corporation | Partially dielectric isolated fin-shaped field effect transistor (FinFET) |
Citations (74)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US592018A (en) * | 1897-10-19 | Bicycle handle-bar clip | ||
US592007A (en) * | 1897-10-19 | Shut-off and pipe-drilling device | ||
US3602841A (en) * | 1970-06-18 | 1971-08-31 | Ibm | High frequency bulk semiconductor amplifiers and oscillators |
US4665415A (en) * | 1985-04-24 | 1987-05-12 | International Business Machines Corporation | Semiconductor device with hole conduction via strained lattice |
US4853076A (en) * | 1983-12-29 | 1989-08-01 | Massachusetts Institute Of Technology | Semiconductor thin films |
US4855245A (en) * | 1985-09-13 | 1989-08-08 | Siemens Aktiengesellschaft | Method of manufacturing integrated circuit containing bipolar and complementary MOS transistors on a common substrate |
US4952524A (en) * | 1989-05-05 | 1990-08-28 | At&T Bell Laboratories | Semiconductor device manufacture including trench formation |
US4958213A (en) * | 1987-12-07 | 1990-09-18 | Texas Instruments Incorporated | Method for forming a transistor base region under thick oxide |
US5006913A (en) * | 1988-11-05 | 1991-04-09 | Mitsubishi Denki Kabushiki Kaisha | Stacked type semiconductor device |
US5060030A (en) * | 1990-07-18 | 1991-10-22 | Raytheon Company | Pseudomorphic HEMT having strained compensation layer |
US5081513A (en) * | 1991-02-28 | 1992-01-14 | Xerox Corporation | Electronic device with recovery layer proximate to active layer |
US5108843A (en) * | 1988-11-30 | 1992-04-28 | Ricoh Company, Ltd. | Thin film semiconductor and process for producing the same |
US5134085A (en) * | 1991-11-21 | 1992-07-28 | Micron Technology, Inc. | Reduced-mask, split-polysilicon CMOS process, incorporating stacked-capacitor cells, for fabricating multi-megabit dynamic random access memories |
US5310446A (en) * | 1990-01-10 | 1994-05-10 | Ricoh Company, Ltd. | Method for producing semiconductor film |
US5354695A (en) * | 1992-04-08 | 1994-10-11 | Leedy Glenn J | Membrane dielectric isolation IC fabrication |
US5371399A (en) * | 1991-06-14 | 1994-12-06 | International Business Machines Corporation | Compound semiconductor having metallic inclusions and devices fabricated therefrom |
US5391510A (en) * | 1992-02-28 | 1995-02-21 | International Business Machines Corporation | Formation of self-aligned metal gate FETs using a benignant removable gate material during high temperature steps |
US5459346A (en) * | 1988-06-28 | 1995-10-17 | Ricoh Co., Ltd. | Semiconductor substrate with electrical contact in groove |
US5557122A (en) * | 1995-05-12 | 1996-09-17 | Alliance Semiconductors Corporation | Semiconductor electrode having improved grain structure and oxide growth properties |
US5561302A (en) * | 1994-09-26 | 1996-10-01 | Motorola, Inc. | Enhanced mobility MOSFET device and method |
US5670798A (en) * | 1995-03-29 | 1997-09-23 | North Carolina State University | Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact non-nitride buffer layer and methods of fabricating same |
US5679965A (en) * | 1995-03-29 | 1997-10-21 | North Carolina State University | Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact, non-nitride buffer layer and methods of fabricating same |
US5861651A (en) * | 1997-02-28 | 1999-01-19 | Lucent Technologies Inc. | Field effect devices and capacitors with improved thin film dielectrics and method for making same |
US5880040A (en) * | 1996-04-15 | 1999-03-09 | Macronix International Co., Ltd. | Gate dielectric based on oxynitride grown in N2 O and annealed in NO |
US5940736A (en) * | 1997-03-11 | 1999-08-17 | Lucent Technologies Inc. | Method for forming a high quality ultrathin gate oxide layer |
US5960297A (en) * | 1997-07-02 | 1999-09-28 | Kabushiki Kaisha Toshiba | Shallow trench isolation structure and method of forming the same |
US5989978A (en) * | 1998-07-16 | 1999-11-23 | Chartered Semiconductor Manufacturing, Ltd. | Shallow trench isolation of MOSFETS with reduced corner parasitic currents |
US6008126A (en) * | 1992-04-08 | 1999-12-28 | Elm Technology Corporation | Membrane dielectric isolation IC fabrication |
US6025280A (en) * | 1997-04-28 | 2000-02-15 | Lucent Technologies Inc. | Use of SiD4 for deposition of ultra thin and controllable oxides |
US6066545A (en) * | 1997-12-09 | 2000-05-23 | Texas Instruments Incorporated | Birdsbeak encroachment using combination of wet and dry etch for isolation nitride |
US6090684A (en) * | 1998-07-31 | 2000-07-18 | Hitachi, Ltd. | Method for manufacturing semiconductor device |
US6107143A (en) * | 1998-03-02 | 2000-08-22 | Samsung Electronics Co., Ltd. | Method for forming a trench isolation structure in an integrated circuit |
US6117722A (en) * | 1999-02-18 | 2000-09-12 | Taiwan Semiconductor Manufacturing Company | SRAM layout for relaxing mechanical stress in shallow trench isolation technology and method of manufacture thereof |
US6133071A (en) * | 1997-10-15 | 2000-10-17 | Nec Corporation | Semiconductor device with plate heat sink free from cracks due to thermal stress and process for assembling it with package |
US6165383A (en) * | 1998-04-10 | 2000-12-26 | Organic Display Technology | Useful precursors for organic electroluminescent materials and devices made from such materials |
US6221735B1 (en) * | 2000-02-15 | 2001-04-24 | Philips Semiconductors, Inc. | Method for eliminating stress induced dislocations in CMOS devices |
US6228694B1 (en) * | 1999-06-28 | 2001-05-08 | Intel Corporation | Method of increasing the mobility of MOS transistors by use of localized stress regions |
US6255169B1 (en) * | 1999-02-22 | 2001-07-03 | Advanced Micro Devices, Inc. | Process for fabricating a high-endurance non-volatile memory device |
US6261964B1 (en) * | 1997-03-14 | 2001-07-17 | Micron Technology, Inc. | Material removal method for forming a structure |
US6265317B1 (en) * | 2001-01-09 | 2001-07-24 | Taiwan Semiconductor Manufacturing Company | Top corner rounding for shallow trench isolation |
US6274444B1 (en) * | 1999-07-30 | 2001-08-14 | United Microelectronics Corp. | Method for forming mosfet |
US6281532B1 (en) * | 1999-06-28 | 2001-08-28 | Intel Corporation | Technique to obtain increased channel mobilities in NMOS transistors by gate electrode engineering |
US6284626B1 (en) * | 1999-04-06 | 2001-09-04 | Vantis Corporation | Angled nitrogen ion implantation for minimizing mechanical stress on side walls of an isolation trench |
US6284623B1 (en) * | 1999-10-25 | 2001-09-04 | Peng-Fei Zhang | Method of fabricating semiconductor devices using shallow trench isolation with reduced narrow channel effect |
US6319794B1 (en) * | 1998-10-14 | 2001-11-20 | International Business Machines Corporation | Structure and method for producing low leakage isolation devices |
US6326667B1 (en) * | 1999-09-09 | 2001-12-04 | Kabushiki Kaisha Toshiba | Semiconductor devices and methods for producing semiconductor devices |
US6361885B1 (en) * | 1998-04-10 | 2002-03-26 | Organic Display Technology | Organic electroluminescent materials and device made from such materials |
US6362082B1 (en) * | 1999-06-28 | 2002-03-26 | Intel Corporation | Methodology for control of short channel effects in MOS transistors |
US6368931B1 (en) * | 2000-03-27 | 2002-04-09 | Intel Corporation | Thin tensile layers in shallow trench isolation and method of making same |
US6403486B1 (en) * | 2001-04-30 | 2002-06-11 | Taiwan Semiconductor Manufacturing Company | Method for forming a shallow trench isolation |
US6403975B1 (en) * | 1996-04-09 | 2002-06-11 | Max-Planck Gesellschaft Zur Forderung Der Wissenschafteneev | Semiconductor components, in particular photodetectors, light emitting diodes, optical modulators and waveguides with multilayer structures grown on silicon substrates |
US6406973B1 (en) * | 1999-06-29 | 2002-06-18 | Hyundai Electronics Industries Co., Ltd. | Transistor in a semiconductor device and method of manufacturing the same |
US6461936B1 (en) * | 2002-01-04 | 2002-10-08 | Infineon Technologies Ag | Double pullback method of filling an isolation trench |
US6476462B2 (en) * | 1999-12-28 | 2002-11-05 | Texas Instruments Incorporated | MOS-type semiconductor device and method for making same |
US6479166B1 (en) * | 1998-10-06 | 2002-11-12 | Case Western Reserve University | Large area polysilicon films with predetermined stress characteristics and method for producing same |
US6493497B1 (en) * | 2000-09-26 | 2002-12-10 | Motorola, Inc. | Electro-optic structure and process for fabricating same |
US6498358B1 (en) * | 2001-07-20 | 2002-12-24 | Motorola, Inc. | Structure and method for fabricating an electro-optic system having an electrochromic diffraction grating |
US6501121B1 (en) * | 2000-11-15 | 2002-12-31 | Motorola, Inc. | Semiconductor structure |
US6506652B2 (en) * | 1998-11-13 | 2003-01-14 | Intel Corporation | Method of recessing spacers to improved salicide resistance on polysilicon gates |
US6531369B1 (en) * | 2000-03-01 | 2003-03-11 | Applied Micro Circuits Corporation | Heterojunction bipolar transistor (HBT) fabrication using a selectively deposited silicon germanium (SiGe) |
US6531740B2 (en) * | 2001-07-17 | 2003-03-11 | Motorola, Inc. | Integrated impedance matching and stability network |
US6603156B2 (en) * | 2001-03-31 | 2003-08-05 | International Business Machines Corporation | Strained silicon on insulator structures |
US6645826B2 (en) * | 1998-12-29 | 2003-11-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US6767802B1 (en) * | 2003-09-19 | 2004-07-27 | Sharp Laboratories Of America, Inc. | Methods of making relaxed silicon-germanium on insulator via layer transfer |
US6774015B1 (en) * | 2002-12-19 | 2004-08-10 | International Business Machines Corporation | Strained silicon-on-insulator (SSOI) and method to form the same |
US6815278B1 (en) * | 2003-08-25 | 2004-11-09 | International Business Machines Corporation | Ultra-thin silicon-on-insulator and strained-silicon-direct-on-insulator with hybrid crystal orientations |
US6815738B2 (en) * | 2003-02-28 | 2004-11-09 | International Business Machines Corporation | Multiple gate MOSFET structure with strained Si Fin body |
US6828628B2 (en) * | 2003-03-05 | 2004-12-07 | Agere Systems, Inc. | Diffused MOS devices with strained silicon portions and methods for forming same |
US6828214B2 (en) * | 2001-04-06 | 2004-12-07 | Canon Kabushiki Kaisha | Semiconductor member manufacturing method and semiconductor device manufacturing method |
US6831292B2 (en) * | 2001-09-21 | 2004-12-14 | Amberwave Systems Corporation | Semiconductor structures employing strained material layers with defined impurity gradients and methods for fabricating same |
US20050093067A1 (en) * | 2003-04-30 | 2005-05-05 | Yee-Chia Yeo | Semiconductor-on-insulator chip incorporating strained-channel partially-depleted, fully-depleted, and multiple-gate transistors |
US20060177998A1 (en) * | 2003-09-03 | 2006-08-10 | Harrity & Snyder, L.L.P. | Fully silicided gate structure for finfet devices |
US7115920B2 (en) * | 2004-04-12 | 2006-10-03 | International Business Machines Corporation | FinFET transistor and circuit |
US20070132053A1 (en) * | 2005-07-01 | 2007-06-14 | Synopsys Inc. | Integrated Circuit On Corrugated Substrate |
Family Cites Families (66)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
SE461490B (en) | 1987-08-24 | 1990-02-19 | Asea Ab | MOS TRANSISTOR TRAINED ON AN INSULATING SURFACE |
CN1052568C (en) | 1992-07-06 | 2000-05-17 | 株式会社半导体能源研究所 | Semiconductor device and method for forming the same |
US5268330A (en) | 1992-12-11 | 1993-12-07 | International Business Machines Corporation | Process for improving sheet resistance of an integrated circuit device gate |
WO1994027317A1 (en) | 1993-05-06 | 1994-11-24 | Siemens Aktiengesellschaft | Process for producing components on an soi substrate |
JP2553826B2 (en) * | 1994-06-01 | 1996-11-13 | 株式会社フジクラ | Semiconductor sensor |
JP3802942B2 (en) | 1994-09-01 | 2006-08-02 | 株式会社ルネサステクノロジ | Semiconductor device, semiconductor memory device, and method of manufacturing semiconductor memory device |
JP3361922B2 (en) | 1994-09-13 | 2003-01-07 | 株式会社東芝 | Semiconductor device |
KR100213196B1 (en) | 1996-03-15 | 1999-08-02 | 윤종용 | Trench device separation |
JP3222380B2 (en) | 1996-04-25 | 2001-10-29 | シャープ株式会社 | Field effect transistor and CMOS transistor |
JP3527034B2 (en) | 1996-09-20 | 2004-05-17 | 株式会社半導体エネルギー研究所 | Semiconductor device |
JP3676910B2 (en) * | 1997-07-30 | 2005-07-27 | インターナショナル・ビジネス・マシーンズ・コーポレーション | Semiconductor device and method for forming semiconductor island |
US6274421B1 (en) | 1998-01-09 | 2001-08-14 | Sharp Laboratories Of America, Inc. | Method of making metal gate sub-micron MOS transistor |
US6074903A (en) | 1998-06-16 | 2000-06-13 | Siemens Aktiengesellschaft | Method for forming electrical isolation for semiconductor devices |
JP4521542B2 (en) | 1999-03-30 | 2010-08-11 | ルネサスエレクトロニクス株式会社 | Semiconductor device and semiconductor substrate |
US6534826B2 (en) | 1999-04-30 | 2003-03-18 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and manufacturing method thereof |
US6656822B2 (en) | 1999-06-28 | 2003-12-02 | Intel Corporation | Method for reduced capacitance interconnect system using gaseous implants into the ILD |
KR100631011B1 (en) | 1999-08-12 | 2006-10-04 | 엘지.필립스 엘시디 주식회사 | Method for fabricating tft |
US6483171B1 (en) | 1999-08-13 | 2002-11-19 | Micron Technology, Inc. | Vertical sub-micron CMOS transistors on (110), (111), (311), (511), and higher order surfaces of bulk, SOI and thin film structures and method of forming same |
US6433397B1 (en) | 2000-01-21 | 2002-08-13 | International Business Machines Corporation | N-channel metal oxide semiconductor (NMOS) driver circuit and method of making same |
DE10028963A1 (en) | 2000-06-10 | 2001-12-13 | Mann & Hummel Filter | Intake system for internal combustion engines |
AU2001267880A1 (en) * | 2000-11-22 | 2002-06-03 | Hitachi Ltd. | Semiconductor device and method for fabricating the same |
US7312485B2 (en) | 2000-11-29 | 2007-12-25 | Intel Corporation | CMOS fabrication process utilizing special transistor orientation |
US6563152B2 (en) | 2000-12-29 | 2003-05-13 | Intel Corporation | Technique to obtain high mobility channels in MOS transistors by forming a strain layer on an underside of a channel |
US20020086497A1 (en) | 2000-12-30 | 2002-07-04 | Kwok Siang Ping | Beaker shape trench with nitride pull-back for STI |
US6908810B2 (en) | 2001-08-08 | 2005-06-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of preventing threshold voltage of MOS transistor from being decreased by shallow trench isolation formation |
JP2003060076A (en) | 2001-08-21 | 2003-02-28 | Nec Corp | Semiconductor device and manufacturing method therefor |
US20030057184A1 (en) | 2001-09-22 | 2003-03-27 | Shiuh-Sheng Yu | Method for pull back SiN to increase rounding effect in a shallow trench isolation process |
US6656798B2 (en) | 2001-09-28 | 2003-12-02 | Infineon Technologies, Ag | Gate processing method with reduced gate oxide corner and edge thinning |
US6621131B2 (en) | 2001-11-01 | 2003-09-16 | Intel Corporation | Semiconductor transistor having a stressed channel |
US6635506B2 (en) | 2001-11-07 | 2003-10-21 | International Business Machines Corporation | Method of fabricating micro-electromechanical switches on CMOS compatible substrates |
KR100458288B1 (en) * | 2002-01-30 | 2004-11-26 | 한국과학기술원 | Double-Gate FinFET |
JP4173672B2 (en) | 2002-03-19 | 2008-10-29 | 株式会社ルネサステクノロジ | Semiconductor device and manufacturing method thereof |
US6605498B1 (en) | 2002-03-29 | 2003-08-12 | Intel Corporation | Semiconductor transistor having a backfilled channel material |
US6621392B1 (en) | 2002-04-25 | 2003-09-16 | International Business Machines Corporation | Micro electromechanical switch having self-aligned spacers |
US6762464B2 (en) | 2002-09-17 | 2004-07-13 | Intel Corporation | N-p butting connections on SOI substrates |
US6806584B2 (en) | 2002-10-21 | 2004-10-19 | International Business Machines Corporation | Semiconductor device structure including multiple fets having different spacer widths |
US7388259B2 (en) | 2002-11-25 | 2008-06-17 | International Business Machines Corporation | Strained finFET CMOS device structures |
US6717216B1 (en) | 2002-12-12 | 2004-04-06 | International Business Machines Corporation | SOI based field effect transistor having a compressive film in undercut area under the channel and a method of making the device |
US6974981B2 (en) | 2002-12-12 | 2005-12-13 | International Business Machines Corporation | Isolation structures for imposing stress patterns |
US6825529B2 (en) | 2002-12-12 | 2004-11-30 | International Business Machines Corporation | Stress inducing spacers |
US6921913B2 (en) | 2003-03-04 | 2005-07-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Strained-channel transistor structure with lattice-mismatched zone |
JP4632046B2 (en) * | 2003-04-09 | 2011-02-16 | 日本電気株式会社 | Vertical MISFET semiconductor device having high mobility silicon channel |
JP2004327463A (en) * | 2003-04-21 | 2004-11-18 | Renesas Technology Corp | Method of calculating drain current and method for calculating stress |
US6887798B2 (en) | 2003-05-30 | 2005-05-03 | International Business Machines Corporation | STI stress modification by nitrogen plasma treatment for improving performance in small width devices |
US6930030B2 (en) | 2003-06-03 | 2005-08-16 | International Business Machines Corporation | Method of forming an electronic device on a recess in the surface of a thin film of silicon etched to a precise thickness |
JP4105044B2 (en) | 2003-06-13 | 2008-06-18 | 株式会社東芝 | Field effect transistor |
US7279746B2 (en) | 2003-06-30 | 2007-10-09 | International Business Machines Corporation | High performance CMOS device structures and method of manufacture |
US6890808B2 (en) | 2003-09-10 | 2005-05-10 | International Business Machines Corporation | Method and structure for improved MOSFETs using poly/silicide gate height control |
US6869866B1 (en) | 2003-09-22 | 2005-03-22 | International Business Machines Corporation | Silicide proximity structures for CMOS device performance improvements |
US7119403B2 (en) | 2003-10-16 | 2006-10-10 | International Business Machines Corporation | High performance strained CMOS devices |
US6998657B2 (en) | 2003-10-21 | 2006-02-14 | Micron Technology, Inc. | Single poly CMOS imager |
US6977194B2 (en) | 2003-10-30 | 2005-12-20 | International Business Machines Corporation | Structure and method to improve channel mobility by gate electrode stress modification |
US8008724B2 (en) | 2003-10-30 | 2011-08-30 | International Business Machines Corporation | Structure and method to enhance both nFET and pFET performance using different kinds of stressed layers |
JP4413580B2 (en) | 2003-11-04 | 2010-02-10 | 株式会社東芝 | Method for manufacturing element forming substrate |
US7015082B2 (en) | 2003-11-06 | 2006-03-21 | International Business Machines Corporation | High mobility CMOS circuits |
US7122849B2 (en) | 2003-11-14 | 2006-10-17 | International Business Machines Corporation | Stressed semiconductor device structures having granular semiconductor material |
US7198995B2 (en) | 2003-12-12 | 2007-04-03 | International Business Machines Corporation | Strained finFETs and method of manufacture |
US7482214B2 (en) | 2003-12-30 | 2009-01-27 | Texas Instruments Incorporated | Transistor design and layout for performance improvement with strain |
US7247912B2 (en) | 2004-01-05 | 2007-07-24 | International Business Machines Corporation | Structures and methods for making strained MOSFETs |
US7205206B2 (en) | 2004-03-03 | 2007-04-17 | International Business Machines Corporation | Method of fabricating mobility enhanced CMOS devices |
US7504693B2 (en) | 2004-04-23 | 2009-03-17 | International Business Machines Corporation | Dislocation free stressed channels in bulk silicon and SOI CMOS devices by gate stress engineering |
US7115955B2 (en) | 2004-07-30 | 2006-10-03 | International Business Machines Corporation | Semiconductor device having a strained raised source/drain |
US7354806B2 (en) | 2004-09-17 | 2008-04-08 | International Business Machines Corporation | Semiconductor device structure with active regions having different surface directions and methods |
KR100682893B1 (en) | 2004-10-13 | 2007-02-15 | 삼성전자주식회사 | Thin film transistor and method of manufacturing the same |
DE102005020133B4 (en) | 2005-04-29 | 2012-03-29 | Advanced Micro Devices, Inc. | A method of fabricating a transistor element having a technique of making a contact isolation layer with improved voltage transfer efficiency |
US7649230B2 (en) * | 2005-06-17 | 2010-01-19 | The Regents Of The University Of California | Complementary field-effect transistors having enhanced performance with a single capping layer |
-
2005
- 2005-11-03 US US11/163,908 patent/US7655511B2/en active Active
-
2006
- 2006-10-30 CN CNA2006101425555A patent/CN1960003A/en active Pending
- 2006-11-02 JP JP2006299336A patent/JP5239063B2/en active Active
-
2010
- 2010-01-28 US US12/695,660 patent/US7960801B2/en active Active
Patent Citations (84)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US592007A (en) * | 1897-10-19 | Shut-off and pipe-drilling device | ||
US592018A (en) * | 1897-10-19 | Bicycle handle-bar clip | ||
US3602841A (en) * | 1970-06-18 | 1971-08-31 | Ibm | High frequency bulk semiconductor amplifiers and oscillators |
US4853076A (en) * | 1983-12-29 | 1989-08-01 | Massachusetts Institute Of Technology | Semiconductor thin films |
US4665415A (en) * | 1985-04-24 | 1987-05-12 | International Business Machines Corporation | Semiconductor device with hole conduction via strained lattice |
US4855245A (en) * | 1985-09-13 | 1989-08-08 | Siemens Aktiengesellschaft | Method of manufacturing integrated circuit containing bipolar and complementary MOS transistors on a common substrate |
US4958213A (en) * | 1987-12-07 | 1990-09-18 | Texas Instruments Incorporated | Method for forming a transistor base region under thick oxide |
US5459346A (en) * | 1988-06-28 | 1995-10-17 | Ricoh Co., Ltd. | Semiconductor substrate with electrical contact in groove |
US5565697A (en) * | 1988-06-28 | 1996-10-15 | Ricoh Company, Ltd. | Semiconductor structure having island forming grooves |
US5006913A (en) * | 1988-11-05 | 1991-04-09 | Mitsubishi Denki Kabushiki Kaisha | Stacked type semiconductor device |
US5108843A (en) * | 1988-11-30 | 1992-04-28 | Ricoh Company, Ltd. | Thin film semiconductor and process for producing the same |
US4952524A (en) * | 1989-05-05 | 1990-08-28 | At&T Bell Laboratories | Semiconductor device manufacture including trench formation |
US5310446A (en) * | 1990-01-10 | 1994-05-10 | Ricoh Company, Ltd. | Method for producing semiconductor film |
US5060030A (en) * | 1990-07-18 | 1991-10-22 | Raytheon Company | Pseudomorphic HEMT having strained compensation layer |
US5081513A (en) * | 1991-02-28 | 1992-01-14 | Xerox Corporation | Electronic device with recovery layer proximate to active layer |
US5471948A (en) * | 1991-06-14 | 1995-12-05 | International Business Machines Corporation | Method of making a compound semiconductor having metallic inclusions |
US5371399A (en) * | 1991-06-14 | 1994-12-06 | International Business Machines Corporation | Compound semiconductor having metallic inclusions and devices fabricated therefrom |
US5134085A (en) * | 1991-11-21 | 1992-07-28 | Micron Technology, Inc. | Reduced-mask, split-polysilicon CMOS process, incorporating stacked-capacitor cells, for fabricating multi-megabit dynamic random access memories |
US5391510A (en) * | 1992-02-28 | 1995-02-21 | International Business Machines Corporation | Formation of self-aligned metal gate FETs using a benignant removable gate material during high temperature steps |
US5840593A (en) * | 1992-04-08 | 1998-11-24 | Elm Technology Corporation | Membrane dielectric isolation IC fabrication |
US5354695A (en) * | 1992-04-08 | 1994-10-11 | Leedy Glenn J | Membrane dielectric isolation IC fabrication |
US6008126A (en) * | 1992-04-08 | 1999-12-28 | Elm Technology Corporation | Membrane dielectric isolation IC fabrication |
US5571741A (en) * | 1992-04-08 | 1996-11-05 | Leedy; Glenn J. | Membrane dielectric isolation IC fabrication |
US5946559A (en) * | 1992-04-08 | 1999-08-31 | Elm Technology Corporation | Membrane dielectric isolation IC fabrication |
US5683934A (en) * | 1994-09-26 | 1997-11-04 | Motorola, Inc. | Enhanced mobility MOSFET device and method |
US5561302A (en) * | 1994-09-26 | 1996-10-01 | Motorola, Inc. | Enhanced mobility MOSFET device and method |
US5670798A (en) * | 1995-03-29 | 1997-09-23 | North Carolina State University | Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact non-nitride buffer layer and methods of fabricating same |
US5679965A (en) * | 1995-03-29 | 1997-10-21 | North Carolina State University | Integrated heterostructures of Group III-V nitride semiconductor materials including epitaxial ohmic contact, non-nitride buffer layer and methods of fabricating same |
US6046464A (en) * | 1995-03-29 | 2000-04-04 | North Carolina State University | Integrated heterostructures of group III-V nitride semiconductor materials including epitaxial ohmic contact comprising multiple quantum well |
US5557122A (en) * | 1995-05-12 | 1996-09-17 | Alliance Semiconductors Corporation | Semiconductor electrode having improved grain structure and oxide growth properties |
US6403975B1 (en) * | 1996-04-09 | 2002-06-11 | Max-Planck Gesellschaft Zur Forderung Der Wissenschafteneev | Semiconductor components, in particular photodetectors, light emitting diodes, optical modulators and waveguides with multilayer structures grown on silicon substrates |
US5880040A (en) * | 1996-04-15 | 1999-03-09 | Macronix International Co., Ltd. | Gate dielectric based on oxynitride grown in N2 O and annealed in NO |
US5861651A (en) * | 1997-02-28 | 1999-01-19 | Lucent Technologies Inc. | Field effect devices and capacitors with improved thin film dielectrics and method for making same |
US5940736A (en) * | 1997-03-11 | 1999-08-17 | Lucent Technologies Inc. | Method for forming a high quality ultrathin gate oxide layer |
US6246095B1 (en) * | 1997-03-11 | 2001-06-12 | Agere Systems Guardian Corp. | System and method for forming a uniform thin gate oxide layer |
US6261964B1 (en) * | 1997-03-14 | 2001-07-17 | Micron Technology, Inc. | Material removal method for forming a structure |
US6025280A (en) * | 1997-04-28 | 2000-02-15 | Lucent Technologies Inc. | Use of SiD4 for deposition of ultra thin and controllable oxides |
US5960297A (en) * | 1997-07-02 | 1999-09-28 | Kabushiki Kaisha Toshiba | Shallow trench isolation structure and method of forming the same |
US6133071A (en) * | 1997-10-15 | 2000-10-17 | Nec Corporation | Semiconductor device with plate heat sink free from cracks due to thermal stress and process for assembling it with package |
US6066545A (en) * | 1997-12-09 | 2000-05-23 | Texas Instruments Incorporated | Birdsbeak encroachment using combination of wet and dry etch for isolation nitride |
US6107143A (en) * | 1998-03-02 | 2000-08-22 | Samsung Electronics Co., Ltd. | Method for forming a trench isolation structure in an integrated circuit |
US6361885B1 (en) * | 1998-04-10 | 2002-03-26 | Organic Display Technology | Organic electroluminescent materials and device made from such materials |
US6165383A (en) * | 1998-04-10 | 2000-12-26 | Organic Display Technology | Useful precursors for organic electroluminescent materials and devices made from such materials |
US5989978A (en) * | 1998-07-16 | 1999-11-23 | Chartered Semiconductor Manufacturing, Ltd. | Shallow trench isolation of MOSFETS with reduced corner parasitic currents |
US6090684A (en) * | 1998-07-31 | 2000-07-18 | Hitachi, Ltd. | Method for manufacturing semiconductor device |
US6479166B1 (en) * | 1998-10-06 | 2002-11-12 | Case Western Reserve University | Large area polysilicon films with predetermined stress characteristics and method for producing same |
US6319794B1 (en) * | 1998-10-14 | 2001-11-20 | International Business Machines Corporation | Structure and method for producing low leakage isolation devices |
US6521964B1 (en) * | 1998-11-13 | 2003-02-18 | Intel Corporation | Device having spacers for improved salicide resistance on polysilicon gates |
US6509618B2 (en) * | 1998-11-13 | 2003-01-21 | Intel Corporation | Device having thin first spacers and partially recessed thick second spacers for improved salicide resistance on polysilicon gates |
US6506652B2 (en) * | 1998-11-13 | 2003-01-14 | Intel Corporation | Method of recessing spacers to improved salicide resistance on polysilicon gates |
US6645826B2 (en) * | 1998-12-29 | 2003-11-11 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US6117722A (en) * | 1999-02-18 | 2000-09-12 | Taiwan Semiconductor Manufacturing Company | SRAM layout for relaxing mechanical stress in shallow trench isolation technology and method of manufacture thereof |
US6255169B1 (en) * | 1999-02-22 | 2001-07-03 | Advanced Micro Devices, Inc. | Process for fabricating a high-endurance non-volatile memory device |
US6284626B1 (en) * | 1999-04-06 | 2001-09-04 | Vantis Corporation | Angled nitrogen ion implantation for minimizing mechanical stress on side walls of an isolation trench |
US6228694B1 (en) * | 1999-06-28 | 2001-05-08 | Intel Corporation | Method of increasing the mobility of MOS transistors by use of localized stress regions |
US6281532B1 (en) * | 1999-06-28 | 2001-08-28 | Intel Corporation | Technique to obtain increased channel mobilities in NMOS transistors by gate electrode engineering |
US6362082B1 (en) * | 1999-06-28 | 2002-03-26 | Intel Corporation | Methodology for control of short channel effects in MOS transistors |
US6406973B1 (en) * | 1999-06-29 | 2002-06-18 | Hyundai Electronics Industries Co., Ltd. | Transistor in a semiconductor device and method of manufacturing the same |
US6274444B1 (en) * | 1999-07-30 | 2001-08-14 | United Microelectronics Corp. | Method for forming mosfet |
US6326667B1 (en) * | 1999-09-09 | 2001-12-04 | Kabushiki Kaisha Toshiba | Semiconductor devices and methods for producing semiconductor devices |
US6284623B1 (en) * | 1999-10-25 | 2001-09-04 | Peng-Fei Zhang | Method of fabricating semiconductor devices using shallow trench isolation with reduced narrow channel effect |
US6476462B2 (en) * | 1999-12-28 | 2002-11-05 | Texas Instruments Incorporated | MOS-type semiconductor device and method for making same |
US6221735B1 (en) * | 2000-02-15 | 2001-04-24 | Philips Semiconductors, Inc. | Method for eliminating stress induced dislocations in CMOS devices |
US6531369B1 (en) * | 2000-03-01 | 2003-03-11 | Applied Micro Circuits Corporation | Heterojunction bipolar transistor (HBT) fabrication using a selectively deposited silicon germanium (SiGe) |
US6368931B1 (en) * | 2000-03-27 | 2002-04-09 | Intel Corporation | Thin tensile layers in shallow trench isolation and method of making same |
US6493497B1 (en) * | 2000-09-26 | 2002-12-10 | Motorola, Inc. | Electro-optic structure and process for fabricating same |
US6501121B1 (en) * | 2000-11-15 | 2002-12-31 | Motorola, Inc. | Semiconductor structure |
US6265317B1 (en) * | 2001-01-09 | 2001-07-24 | Taiwan Semiconductor Manufacturing Company | Top corner rounding for shallow trench isolation |
US6603156B2 (en) * | 2001-03-31 | 2003-08-05 | International Business Machines Corporation | Strained silicon on insulator structures |
US6828214B2 (en) * | 2001-04-06 | 2004-12-07 | Canon Kabushiki Kaisha | Semiconductor member manufacturing method and semiconductor device manufacturing method |
US6403486B1 (en) * | 2001-04-30 | 2002-06-11 | Taiwan Semiconductor Manufacturing Company | Method for forming a shallow trench isolation |
US6531740B2 (en) * | 2001-07-17 | 2003-03-11 | Motorola, Inc. | Integrated impedance matching and stability network |
US6498358B1 (en) * | 2001-07-20 | 2002-12-24 | Motorola, Inc. | Structure and method for fabricating an electro-optic system having an electrochromic diffraction grating |
US6831292B2 (en) * | 2001-09-21 | 2004-12-14 | Amberwave Systems Corporation | Semiconductor structures employing strained material layers with defined impurity gradients and methods for fabricating same |
US6461936B1 (en) * | 2002-01-04 | 2002-10-08 | Infineon Technologies Ag | Double pullback method of filling an isolation trench |
US6774015B1 (en) * | 2002-12-19 | 2004-08-10 | International Business Machines Corporation | Strained silicon-on-insulator (SSOI) and method to form the same |
US6815738B2 (en) * | 2003-02-28 | 2004-11-09 | International Business Machines Corporation | Multiple gate MOSFET structure with strained Si Fin body |
US6828628B2 (en) * | 2003-03-05 | 2004-12-07 | Agere Systems, Inc. | Diffused MOS devices with strained silicon portions and methods for forming same |
US20050093067A1 (en) * | 2003-04-30 | 2005-05-05 | Yee-Chia Yeo | Semiconductor-on-insulator chip incorporating strained-channel partially-depleted, fully-depleted, and multiple-gate transistors |
US6815278B1 (en) * | 2003-08-25 | 2004-11-09 | International Business Machines Corporation | Ultra-thin silicon-on-insulator and strained-silicon-direct-on-insulator with hybrid crystal orientations |
US20060177998A1 (en) * | 2003-09-03 | 2006-08-10 | Harrity & Snyder, L.L.P. | Fully silicided gate structure for finfet devices |
US6767802B1 (en) * | 2003-09-19 | 2004-07-27 | Sharp Laboratories Of America, Inc. | Methods of making relaxed silicon-germanium on insulator via layer transfer |
US7115920B2 (en) * | 2004-04-12 | 2006-10-03 | International Business Machines Corporation | FinFET transistor and circuit |
US20070132053A1 (en) * | 2005-07-01 | 2007-06-14 | Synopsys Inc. | Integrated Circuit On Corrugated Substrate |
Cited By (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100042958A1 (en) * | 2005-12-01 | 2010-02-18 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US8881073B1 (en) | 2005-12-01 | 2014-11-04 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US9141737B1 (en) | 2005-12-01 | 2015-09-22 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US20090288048A1 (en) * | 2005-12-01 | 2009-11-19 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US20100023902A1 (en) * | 2005-12-01 | 2010-01-28 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US20100023899A1 (en) * | 2005-12-01 | 2010-01-28 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US9189580B1 (en) | 2005-12-01 | 2015-11-17 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US8615728B2 (en) | 2005-12-01 | 2013-12-24 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US8661398B1 (en) | 2005-12-01 | 2014-02-25 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US8407634B1 (en) * | 2005-12-01 | 2013-03-26 | Synopsys Inc. | Analysis of stress impact on transistor performance |
US8413096B2 (en) | 2005-12-01 | 2013-04-02 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US8560995B2 (en) * | 2005-12-01 | 2013-10-15 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US9465897B2 (en) | 2005-12-01 | 2016-10-11 | Synopsys, Inc. | Analysis of stress impact on transistor performance |
US20090152623A1 (en) * | 2007-12-17 | 2009-06-18 | Kabushiki Kaisha Toshiba | Fin transistor |
US7989856B2 (en) | 2007-12-17 | 2011-08-02 | Kabushiki Kaisha Toshiba | Fin transistor |
US8563355B2 (en) * | 2008-01-18 | 2013-10-22 | Freescale Semiconductor, Inc. | Method of making a phase change memory cell having a silicide heater in conjunction with a FinFET |
US8575588B2 (en) | 2008-01-18 | 2013-11-05 | Freescale Semiconductor, Inc. | Phase change memory cell with heater and method therefor |
US8043888B2 (en) | 2008-01-18 | 2011-10-25 | Freescale Semiconductor, Inc. | Phase change memory cell with heater and method therefor |
US20090184309A1 (en) * | 2008-01-18 | 2009-07-23 | Leo Mathew | Phase change memory cell with heater and method therefor |
US20090184306A1 (en) * | 2008-01-18 | 2009-07-23 | Leo Mathew | Phase change memory cell with finfet and method therefor |
US9817928B2 (en) | 2012-08-31 | 2017-11-14 | Synopsys, Inc. | Latch-up suppression and substrate noise coupling reduction through a substrate back-tie for 3D integrated circuits |
US9177894B2 (en) | 2012-08-31 | 2015-11-03 | Synopsys, Inc. | Latch-up suppression and substrate noise coupling reduction through a substrate back-tie for 3D integrated circuits |
US9184110B2 (en) | 2012-08-31 | 2015-11-10 | Synopsys, Inc. | Latch-up suppression and substrate noise coupling reduction through a substrate back-tie for 3D integrated circuits |
US9190346B2 (en) | 2012-08-31 | 2015-11-17 | Synopsys, Inc. | Latch-up suppression and substrate noise coupling reduction through a substrate back-tie for 3D integrated circuits |
US8847324B2 (en) | 2012-12-17 | 2014-09-30 | Synopsys, Inc. | Increasing ION /IOFF ratio in FinFETs and nano-wires |
US9379018B2 (en) | 2012-12-17 | 2016-06-28 | Synopsys, Inc. | Increasing Ion/Ioff ratio in FinFETs and nano-wires |
US9312275B2 (en) | 2013-03-20 | 2016-04-12 | International Business Machines Corporation | FinFET with reduced capacitance |
US9536979B2 (en) | 2013-03-20 | 2017-01-03 | International Business Machines Corporation | FinFET with reduced capacitance |
US9040363B2 (en) | 2013-03-20 | 2015-05-26 | International Business Machines Corporation | FinFET with reduced capacitance |
US9941385B2 (en) | 2013-03-20 | 2018-04-10 | International Business Machines Corporation | Finfet with reduced capacitance |
US9947763B2 (en) | 2013-03-20 | 2018-04-17 | International Business Machines Corporation | FinFET with reduced capacitance |
US10032773B2 (en) | 2013-03-20 | 2018-07-24 | International Business Machines Corporation | FinFET with reduced capacitance |
US20190214460A1 (en) * | 2016-09-30 | 2019-07-11 | Intel Corporation | Fabricating nanowire transistors using directional selective etching |
Also Published As
Publication number | Publication date |
---|---|
US7960801B2 (en) | 2011-06-14 |
JP2007129235A (en) | 2007-05-24 |
JP5239063B2 (en) | 2013-07-17 |
CN1960003A (en) | 2007-05-09 |
US20100127327A1 (en) | 2010-05-27 |
US7655511B2 (en) | 2010-02-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7655511B2 (en) | Gate electrode stress control for finFET performance enhancement | |
US10032910B2 (en) | FinFET devices having asymmetrical epitaxially-grown source and drain regions and methods of forming the same | |
US7521307B2 (en) | CMOS structures and methods using self-aligned dual stressed layers | |
US7485510B2 (en) | Field effect device including inverted V shaped channel region and method for fabrication thereof | |
JP5220348B2 (en) | Semiconductor structure and type and method thereof (structure and method for forming a multi-layer buried stressor) | |
US8368149B2 (en) | Semidonductor device having stressed metal gate and methods of manufacturing same | |
US6413829B1 (en) | Field effect transistor in SOI technology with schottky-contact extensions | |
US8896072B2 (en) | Channel surface technique for fabrication of FinFET devices | |
US20040099903A1 (en) | Strained-channel multiple-gate transistor | |
US20070096170A1 (en) | Low modulus spacers for channel stress enhancement | |
US20080157200A1 (en) | Stress liner surrounded facetless embedded stressor mosfet | |
US6924180B2 (en) | Method of forming a pocket implant region after formation of composite insulator spacers | |
US6406951B1 (en) | Fabrication of fully depleted field effect transistor with raised source and drain in SOI technology | |
US7863197B2 (en) | Method of forming a cross-section hourglass shaped channel region for charge carrier mobility modification | |
WO2003050871A1 (en) | Mos semiconductor device | |
US7592646B2 (en) | Semiconductor device with a SiGe layer having uniaxial lattice strain | |
US7504697B2 (en) | Rotational shear stress for charge carrier mobility modification | |
US6664146B1 (en) | Integration of fully depleted and partially depleted field effect transistors formed in SOI technology | |
US7768069B2 (en) | FIN-FET device structure | |
US6657261B2 (en) | Ground-plane device with back oxide topography | |
US20100308382A1 (en) | Semiconductor structures and methods for reducing silicon oxide undercuts in a semiconductor substrate | |
US7157374B1 (en) | Method for removing a cap from the gate of an embedded silicon germanium semiconductor device | |
US7456473B2 (en) | MOS field effect transistor and manufacture method thereof | |
US6436773B1 (en) | Fabrication of test field effect transistor structure | |
US7494918B2 (en) | Semiconductor structures including multiple crystallographic orientations and methods for fabrication thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION,NEW YO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHIDAMBARRAO, DURESETI;REEL/FRAME:016726/0021 Effective date: 20051027 Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHIDAMBARRAO, DURESETI;REEL/FRAME:016726/0021 Effective date: 20051027 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
CC | Certificate of correction | ||
REMI | Maintenance fee reminder mailed | ||
FPAY | Fee payment |
Year of fee payment: 4 |
|
SULP | Surcharge for late payment | ||
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |