US20050139860A1 - Dynamic schottky barrier MOSFET device and method of manufacture - Google Patents

Dynamic schottky barrier MOSFET device and method of manufacture Download PDF

Info

Publication number
US20050139860A1
US20050139860A1 US10/970,688 US97068804A US2005139860A1 US 20050139860 A1 US20050139860 A1 US 20050139860A1 US 97068804 A US97068804 A US 97068804A US 2005139860 A1 US2005139860 A1 US 2005139860A1
Authority
US
United States
Prior art keywords
schottky
semiconductor substrate
metal
source
drain
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/970,688
Inventor
John Snyder
John Larson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Spinnaker Semiconductor Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to SPINNAKER SEMICONDUCTOR, INC. reassignment SPINNAKER SEMICONDUCTOR, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LARSON, JOHN M., SNYDER, JOHN P.
Publication of US20050139860A1 publication Critical patent/US20050139860A1/en
Priority to US11/543,631 priority Critical patent/US20070026590A1/en
Priority to US12/568,655 priority patent/US8058167B2/en
Priority to US13/296,162 priority patent/US20120056250A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66643Lateral single gate silicon transistors with source or drain regions formed by a Schottky barrier or a conductor-insulator-semiconductor structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0642Isolation within the component, i.e. internal isolation
    • H01L29/0649Dielectric regions, e.g. SiO2 regions, air gaps
    • H01L29/0653Dielectric regions, e.g. SiO2 regions, air gaps adjoining the input or output region of a field-effect device, e.g. the source or drain region
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0895Tunnel injectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66636Lateral single gate silicon transistors with source or drain recessed by etching or first recessed by etching and then refilled
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7839Field effect transistors with field effect produced by an insulated gate with Schottky drain or source contact
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/6656Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers

Definitions

  • the present invention relates to devices for regulating the flow of electric current, and has specific application to the fabrication of these devices in the context of an integrated circuit (“IC”). More particularly, it relates to a transistor for regulating the flow of electric current having metal source and/or drains forming Schottky-barrier or Schottky-like contacts to a channel region.
  • IC integrated circuit
  • the SB-MOS device 100 comprises a semiconductor substrate 110 in which a source electrode 120 and a drain electrode 125 electrode are formed, separated by a channel region 140 having channel dopants.
  • the channel region 140 is the current-carrying region of the substrate 110 .
  • the channel region 140 in the semiconductor substrate extends vertically below the gate insulator 150 to a boundary approximately aligned with the bottom edge of the source 120 and bottom edge of the drain 125 electrodes.
  • the channel dopant concentration profile typically has a maximum concentration 115 , which is below the source 120 and drain 125 electrodes, and thus outside of the channel region 140 .
  • channel dopants are not constrained to be provided exclusively within the channel region 140 , but may be found in regions substantially outside of the channel region 140 .
  • At least one of the source 120 or the drain 125 contacts is composed partially or fully of a metal silicide. Because at least one of the source 120 or the drain 125 contacts is composed in part of a metal, they form Schottky or Schottky-like contacts 130 , 135 with the substrate 110 and the channel region 140 .
  • a Schottky contact is defined as a contact formed by the intimate contact between a metal and a semiconductor, and a Schottky-like contact is defined as a contact formed by the close proximity of a semiconductor and a metal.
  • the Schottky contacts or Schottky-like contacts or junctions 130 , 135 may be provided by forming the source 120 or the drain 125 from a metal silicide.
  • the channel length is defined as the distance from the source 120 contact to the drain 125 contact, laterally across the channel region 140 .
  • the Schottky or Schottky-like contacts 130 , 135 are located in an area adjacent to the channel region 140 formed between the source 120 and drain 125 .
  • An insulating layer 150 is located on top of the channel region 140 .
  • the insulating layer 150 is composed of a material such as silicon dioxide.
  • the channel region 140 extends vertically from the insulating layer 150 to the bottom of the source 120 and drain 125 electrodes.
  • a gate electrode 160 is positioned on top of the insulating layer 150 , and a thin insulating layer 170 surrounds the gate electrode 160 .
  • the thin insulating layer 170 is also known as the spacer.
  • the gate electrode 160 may be doped poly silicon.
  • the source 120 and drain 125 electrodes may extend laterally below the spacer 170 and gate electrode 160 .
  • a field oxide 190 electrically isolates devices from one another.
  • An exemplary Schottky-barrier device is disclosed in Spinnaker's U.S. Pat. No. 6,303,
  • MOSFET transistor Another type of MOSFET transistor known in the art is a conventional impurity-doped source-drain transistor or conventional MOSFET. This device is similar to the SB-MOS device shown in FIG. 1 . The key difference is that the metal source-drain regions 120 , 125 of the SB-MOS are replaced with impurity doping in the semiconductor substrate for the conventional MOSFET.
  • I d is the electrical current from source to drain when the applied source voltage (V s ) is grounded, and the gate (V g ) and drain (V d ) are biased at the supply voltage (V dd ).
  • Drive current is one of the important parameters that determines circuit performance. For example, the switching speed of a transistor scales as I d , so that higher drive current devices switch faster, thereby providing higher performance integrated circuits.
  • FIG. 2 shows the relationship of drive current (I d ) 232 for varying gate voltage (V g ) and drain voltage (V d ) 231 for a SB-MOS and a conventional MOSFET.
  • I d -V d curves One characteristic of SB-MOS device I d -V d curves is the sub-linear shape for low V d 231 , as shown by the solid lines 210 , 215 , 220 , 225 , 230 .
  • Each of the I d -V d curves 210 , 215 , 220 , 225 , 230 has a different V g .
  • the I d -V d profile at low V d is known as the turn-on characteristic.
  • the present invention provides a method of fabricating a Schottky barrier MOSFET (SB-MOS) device wherein at least one of the source and drain contact regions is comprised of a metal and wherein the SB-MOS device includes an interfacial layer located between at least one of the metal source or drain electrodes and the semiconductor substrate, thereby forming a Schottky or Schottky-like contact.
  • the interfacial layer is comprised of a conducting, semiconducting, or insulating material.
  • FIG. 1 illustrates a sectional view of a prior art Schottky-barrier metal oxide semiconductor field effect transistor (“MOSFET”);
  • FIG. 2 illustrates transistor curves for a SB-MOS device and an impurity doped source-drain MOSFET device
  • FIG. 3 illustrate a sectional view of an exemplary embodiment of the present invention metal-insulator-semiconductor (MIS) source-drain SB-MOS device;
  • MIS metal-insulator-semiconductor
  • FIG. 4 illustrates an exemplary embodiment of the present invention process using implantation of the semiconductor substrate
  • FIG. 5 illustrates an exemplary embodiment of the present invention process using a patterned silicon film on a thin gate insulator
  • FIG. 6 illustrates an exemplary embodiment of the present invention process using a formation of thin insulator sidewalls, and exposure of the silicon in the gate, source and drain areas;
  • FIG. 7 illustrates an exemplary embodiment of the present invention process using an at least partially isotropic etch
  • FIG. 8 illustrates an exemplary embodiment of the present invention process using a formation of a thin interfacial layer
  • FIG. 9 illustrates an exemplary embodiment of the present invention process using an anisotropic etch
  • FIG. 10 illustrates an exemplary embodiment of the present invention process using a metal deposition, silicidation anneal, and removal of unreacted metal
  • FIG. 11 illustrates band diagrams for an exemplary zero electric field two-terminal MIS diode device
  • FIG. 12 illustrates band diagrams for an exemplary biased two-terminal MIS diode device
  • FIG. 13 illustrates band diagrams for different gate bias conditions for the source-channel junction for a SB-MOS device having only metal in the source-drain regions and no interfacial insulator layer;
  • FIG. 14 illustrates band diagrams for different gate bias conditions for the source-channel junction for an exemplary embodiment of the present invention MIS source-drain SB-MOS device.
  • FIG. 15 illustrates an alternative exemplary embodiment of the present invention process using a metal gate.
  • FIG. 16 illustrates a cross-sectional view of another exemplary embodiment of the present invention process using a metal-insulator semiconductor (MIS) source-drain SB-MOS device.
  • MIS metal-insulator semiconductor
  • FIG. 17 illustrates a cross-sectional view of yet another exemplary embodiment of the present invention process using a metal-insulator-semiconductor (MIS) source-drain SB-MOS device.
  • MIS metal-insulator-semiconductor
  • the present invention provides method of fabrication of SB-MOS devices.
  • the method includes providing a semiconductor substrate and doping the semiconductor substrate and channel region.
  • the method further includes providing a first electrically insulating layer in contact with the semiconductor substrate.
  • the method further includes providing a gate electrode on the first insulating layer, providing a second insulating layer around the gate electrode including the gate electrode sidewalls, and exposing the substrate on one or more areas proximal to the gate electrode.
  • proximal is defined as being located within a lateral distance away of approximately 500 ⁇ from one or more said objects.
  • the substrate is exposed in one or more areas proximal to the gate electrode, or the one or more areas are located within a lateral distance away of approximately 500 ⁇ from the gate electrode.
  • the method further includes etching of the exposed areas proximal to the gate electrode using a partially isotropic etch.
  • the method further includes providing an interfacial layer on the exposed semiconductor substrate at least in areas proximal to the gate electrode and first insulating layer, the interfacial layer comprising a conducting, semiconducting, or insulating material, but preferably an insulating material.
  • the method further includes using an anisotropic etch to expose the semiconductor substrate in areas proximal but not below the gate electrode and providing an insulating layer on the gate electrode sidewalls.
  • the method further includes depositing a thin film of metal and reacting the metal with the exposed substrate, such that a metal silicide forms on the substrate.
  • the method further includes removing any unreacted metal.
  • the metal source and drain electrodes provide significantly reduced parasitic series resistance ( ⁇ 10 ⁇ - ⁇ m) and contact resistance (less than 10 ⁇ 8 ⁇ -cm 2 ).
  • the built-in Schottky barrier at the Schottky contacts provides superior control of off-state leakage current.
  • the device substantially eliminates parasitic bipolar action, making it unconditionally immune to latch-up, snapback effects, and multi-cell soft errors in memory and logic. Elimination of bipolar action also significantly reduces the occurrence of other deleterious effects related to parasitic bipolar action such as single event upsets and single cell soft errors.
  • the device of the present invention is easily manufacturable, requiring two fewer masks for source/drain formation, no shallow extension or deep source/drain implants, and a low temperature source/drain formation process. Due to low temperature processing, integration of new, potentially key materials such as high K gate insulators, strained silicon and metal gates is made easier.
  • FIG. 3 shows a cross-sectional view of a preferred exemplary embodiment of the present invention, as exemplified by a metal-insulator-semiconductor (MIS) source-drain SB-MOS structure 300 .
  • This embodiment comprises a SB-MOS device in which at least one of the source 305 or drain 310 regions consist of metal, so that there is no doping in the source and/or drain regions.
  • MIS metal-insulator-semiconductor
  • the device includes an interfacial layer 315 , comprised of a conducting, semiconducting, or insulating material, placed between at least one of the metal source 305 or drain 310 electrodes and the semiconductor substrate 301 , the interfacial layer 315 being in contact with a channel region 320 , thereby forming a first Schottky barrier or Schottky-like contact 325 to the channel region 320 .
  • the interfacial layer 315 is an insulating material.
  • a second Schottky or Schottky-like barrier 330 is formed along the portion of the metal source 305 and/or drain 310 electrodes having direct contact between the metal and the semiconductor substrate 301 .
  • metals commonly used at the transistor level such as titanium, cobalt and the like, are specifically anticipated, as well as a plethora of more exotic metals and other alloys.
  • metal silicides may also be employed, such as Platinum silicide, Palladium silicide, Iridium Silicide, and/or the rare-earth silicide, all of which should be considered as being within the scope of the teachings of the present invention.
  • the metal source/drain regions 305 , 310 may be composed of multiple layers of metals and/or metal silicides.
  • an Indium or Arsenic layer 340 is used as the channel and substrate dopants for a Schottky barrier N-type MOSFET (SB-NMOS) or a Schottky barrier P-type MOSFET (SB-PMOS) devices, respectively.
  • SB-NMOS Schottky barrier N-type MOSFET
  • SB-PMOS Schottky barrier P-type MOSFET
  • These dopant atoms are used due to their relatively low rates of diffusion through the silicon lattice (compared to Phosphorous and Boron, the other two possible candidates for channel and substrate dopants). This allows for greater thermal budget during fabrication of the device, and therefore less statistical variation in the characteristics of the finished product.
  • the present invention does not recognize any limitations in regards to what types of dopants may be used in the present invention.
  • the gate electrode 345 is fabricated from Boron or Phosphorous doped polysilicon films for the P-type and N-type devices, respectively. In this instance, Boron or Phosphorous are used due to their large solid-solubilities (compared to Arsenic and Indium). Alternatively, a metal gate may be used. In the present embodiment, the gate electrode 345 may be less than 100 nm in width (corresponding to the channel length L).
  • the gate electrode 345 has an electrically insulating sidewall 350 , which may be an oxide, a nitride, or a multi-layer stack of differing insulating materials.
  • a thermally grown oxide (called a Field Oxide) that works in conjunction with channel and substrate dopants to electrically isolate the devices from each other.
  • This field oxide may be provided for by a conventional process, such as a LOCOS or STI process.
  • FIGS. 4-10 One exemplary process for the fabrication of a MIS source/drain SB-MOS device is illustrated in FIGS. 4-10 . While this process is exemplary of the broad teachings of the present invention, it will be instructive to one skilled in the art to teach the fundamental concepts of the present invention. It is noted that this exemplary process is not limitive and that additional processes which are specifically anticipated by the present invention will be apparent to one skilled in the art. This exemplary process flow may be described as follows:
  • FIG. 4 shows a silicon substrate 410 that has means for electrically isolating transistors from one another.
  • a semiconductor substrate on which an SB-MOS device is formed The present invention does not restrict the semiconductor substrate to any particular type.
  • semiconductor substrates may be used for SB-MOS including silicon, silicon germanium, gallium arsenide, indium phosphide, strained semiconductor substrates, silicon on insulator, substrates of various crystallographic orientation such as ⁇ 110 > and ⁇ 100 >.
  • the silicon substrate 410 is strained. The use of a strained silicon substrate 410 in combination with a SB-MOS device results in additional improvements in power and speed performance.
  • the substrate is SOI.
  • An SOI substrate comprises a semiconductor material, such as silicon having a thickness of approximately 20 nm to 100 nm, on a buried insulating material, such as silicon dioxide (SiO 2 ) having a thickness of approximately 100 nm to 400 nm, which is formed on a semiconductor substrate.
  • silicon dioxide SiO 2
  • a thin screen oxide 420 is grown on the substrate 410 to act as an implant mask.
  • the oxide is grown to a thickness of about 200 ⁇ .
  • the appropriate channel dopant species 430 is then ion-implanted through the screen oxide 420 such that a maximum dopant concentration 440 is provided to a pre-determined depth D 1 ( 450 ) in the silicon.
  • the channel dopant species is Arsenic for P-type devices and Indium for N-type devices, however any other channel dopant species commonly used at the transistor for P-type or N-type devices is specifically anticipated by the present invention.
  • the channel dopant concentration profile varies significantly in the vertical direction but is generally constant in the lateral direction.
  • the depth D 1 450 of the maximum dopant concentration is approximately 20 to 200 nm.
  • the screen oxide is then removed in a chemical etch, and a thin gate insulator 510 , such as silicon dioxide is grown.
  • a thin gate insulator 510 such as silicon dioxide is grown.
  • the screen oxide etch is comprised of hydrofluoric acid, however other chemistries commonly used to etch oxide, including both wet and dry etches, are specifically anticipated.
  • the thin gate insulator is comprised of silicon dioxide with a thickness of approximately 6 to 50 ⁇ .
  • a material having a high dielectric constant (high K) is provided.
  • high K materials are those materials having dielectric constants greater than that of silicon dioxide, including for example nitrided silicon dioxide, silicon nitride, and metal oxides such as TiO 2 , Al 2 O3, La 2 O 3 , HfO 2 , ZrO 2 , CeO 2 , Ta 2 O 5 ,WO 3 , Y 2 O 3 , and LaAlO 3 , and the like.
  • the gate insulator growth is immediately followed by providing an in-situ doped silicon film.
  • the gate insulator growth is immediately followed by providing an in-situ doped silicon film.
  • the film is heavily doped with, for example, Phosphorous for an N-type device and Boron for a P-type device.
  • the gate electrode 520 is patterned as shown in the process step 500 illustrated in FIG. 5 .
  • a metal gate electrode may be provided.
  • additional channel dopants are provided and result in a channel dopant concentration profile that varies significantly in both the vertical and lateral directions.
  • a thin insulator is then provided on the top surface 625 and sidewalls 610 of the silicon gate electrode 520 .
  • the thin insulator is a thermally grown oxide that has a thickness of approximately 50 to 500 ⁇ .
  • the thermally grown thin oxide is provided by a rapid thermal oxidation (RTO) process having a maximum temperature of 900 to 1200° C. for a dwell time of 0.0 to 60 seconds.
  • RTO rapid thermal oxidation
  • An anisotropic etch is then used to remove the insulator layer on the horizontal surfaces (and thus expose the silicon 620 , 625 ) thereby exposing the horizontal surface, while preserving the insulator layer on the vertical surfaces. In this way, a sidewall insulator 610 is formed. It will be obvious to one skilled in the art that the gate electrode 520 and the sidewall insulator 610 function as a mask to the anisotropic etch such that the openings in the thin insulator layer on the silicon substrate are proximal with the gate electrode 520 .
  • the openings in the thin insulator layer will be proximal to the gate electrode 520 and located within a lateral distance away from the gate electrode 520 that is approximately 50 to 500 ⁇ .
  • the silicon surface 620 is recessed below the bottom of the gate insulator to a depth D 2 630 of approximately 1 nm to approximately 5 nm.
  • the dopants both in the gate electrode and in the channel region of the device are electrically activated simultaneously with the sidewall insulator formation, as shown in the process step 600 illustrated in FIG. 6 .
  • a second etch process step etches the semiconductor substrate both laterally and vertically.
  • This etch is known as a partially isotropic etch.
  • a partially isotropic etch having a lateral etch rate at least 10% of a vertical etch rate is used.
  • a partially isotropic etch having a vertical etch rate at least 10% of a lateral etch rate is used.
  • the depth of the second etch is D 3 710 .
  • the lateral etch displaces the exposed vertical sidewall of the semiconductor substrate 720 laterally a distance L 1 730 from the edge of the sidewall oxide 610 to a position below the gate electrode 520 .
  • L 1 may be less than or equal to ten times D 3 or D 3 may be less than or equal to ten times L 1 .
  • an etch having a lateral etch rate approximately equal to a vertical etch rate is used.
  • D 3 may be approximately equal to L 1 .
  • the lateral etch provides a means for decreasing the channel length by an amount of approximately two times L 1 .
  • the vertical etch rate is sufficient to form an exposed vertical surface 720 of the semiconductor substrate 410 laterally below the gate electrode 520 , as shown in the process step 700 illustrated in FIG. 7 .
  • the partially isotropic etch is provided by any one or a combination of a SF 6 dry etch, a HF:HNO 3 wet etch, or any wet or dry etch that is commonly used for the purpose of etching semiconductor material.
  • an interfacial layer 810 is formed on the exposed horizontal and vertical surfaces of the semiconductor substrate 410 .
  • the interfacial layer 810 is a thermally grown silicon nitride (Si 3 N 4 ) having a thickness of less than about 2 nm as shown in the process step 800 illustrated in FIG. 8 .
  • the interfacial layer 810 is comprised of either a metal, semiconductor or insulating material.
  • Process step 900 shown in FIG. 9 provides a third anisotropic etch to etch through the interfacial layer 810 and expose the semiconductor substrate 410 , at least in areas proximal but not below the gate electrode 520 and gate electrode sidewall spacer 610 . This etch exposes the silicon substrate to a depth D 4 ( 910 ).
  • the next step encompasses depositing an appropriate metal as a blanket film on all exposed surfaces.
  • Deposition may be provided by either a sputter or evaporation process or more generally any thin film formation process.
  • the substrate is heated during metal deposition to encourage diffusion of the impinging metal atoms to the exposed silicon surface 810 , below the gate insulator.
  • this metal is approximately 250 ⁇ thick but more generally approximately 50 to 1000 ⁇ thick.
  • the present invention specifically anticipates these types of contacts to be created with any form of conductive material or alloy.
  • the metal source and drain 1010 , 1020 may be formed from any one or a combination of Platinum Silicide, Palladium Silicide, or Iridium Silicide.
  • the metal source and drain 1010 , 1020 may be formed from a material from the group comprising Rare Earth Silicides such as Erbium Silicide, Dysprosium Silicide or Ytterbium Silicide, or combinations thereof. Any other metals commonly used at the transistor level, such as titanium, cobalt and the like, are specifically anticipated, as well as a plethora of more exotic metals and other alloys.
  • the silicided source/drain can be made of multiple layers of metal silicide, in which case other exemplary silicides, such as titanium silicide or tungsten silicide for example, may be used.
  • the wafer is then annealed for a specified time at a specified temperature so that, at all places where the metal is in direct contact with the silicon, a chemical reaction takes place that converts the metal to a metal silicide 1010 , 1020 , 1030 .
  • the wafer is annealed at about 400° C. for about 45 minutes or more generally approximately 300 to 700° C. for approximately 1 to 120 min.
  • the metal that was in direct contact with a non-silicon surface such as the gate sidewall spacer 610 is left unreacted and thereby unaffected.
  • a wet chemical etch is then used to remove the unreacted metal while leaving the metal-silicide untouched.
  • aqua regia is used to remove Platinum and HNO 3 is used to remove Erbium. Any other etch chemistries commonly used for the purpose of etching Platinum or Erbium, or any other metal systems used to form Schottky or Schottky-like contacts are specifically anticipated by the present invention.
  • the MIS source-drain SB-MOS device is now complete and ready for electrical contacting to gate 520 , source 1010 , and drain 1020 , as shown in the process step 1000 illustrated in FIG. 10 .
  • the interface 810 of the source 1010 and drain 1020 electrodes to the channel region 1040 is located laterally below the spacer 610 and is aligned with the edge of the sides of the gate electrodes 1040 .
  • the interface 810 of the source 1010 and drain 1020 electrodes to the channel region 1040 is located laterally below the spacer 610 and partially below the gate electrode 520 .
  • a gap is formed between the interface 810 of the source 1010 and drain 1020 electrodes to the channel region 1040 and the edge of the sides of the gate electrode 520 .
  • an interfacial layer is utilized between the silicon substrate and the metal.
  • This interfacial layer may be ultra-thin, having a thickness of approximately 10 nm or less.
  • the present invention specifically anticipates Schottky-like contacts and their equivalents to be useful in implementing the present invention.
  • the interfacial layer may comprise materials that have conductive, semi-conductive, or insulator-like properties.
  • ultra-thin interfacial layers of oxide or nitride insulators may be used, or ultra-thin dopant layers formed by dopant segregation techniques may be used, or ultra-thin interfacial layers of a semiconductor such as Germanium may be used to form Schottky-like contacts, among others.
  • the metal-insulator-semiconductor (MIS) structure provides a means for dynamically controlling the effective Schottky barrier height of the SB-MOS device.
  • FIG. 11 band diagrams for an exemplary MIS diode device are shown. Basic operating principles and terminology are described in the PhD thesis of Mark Sobolewski, Stanford University, 1989.
  • the band diagram for an N-type MIS diode is shown in an idealized zero electric field state.
  • a finite built-in field may be present in the interfacial insulator layer.
  • the metal work function ⁇ m ( 1105 ) and semiconductor electron affinity ⁇ s ( 1110 ) are referenced to the conduction band ( 1115 ) of the insulating layer.
  • E fm ( 1120 ) and E fs ( 1125 ) are the metal and semiconductor Fermi levels respectively, while E c ( 1130 ) is the conduction band.
  • V d ( 1135 ) and V i ( 1140 ) are the potential drops in the semiconductor substrate depletion region and insulator respectively, while ⁇ ( 1145 ) is the separation between the Fermi level and the conduction band deep in the bulk of the semiconductor.
  • the insulator thickness is t i ( 1150 ) and the effective Schottky barrier height ⁇ b,1 ( 1155 ) is defined to be the separation between E fm ( 1120 ) and E c ( 1130 ) at the silicon-insulator interface.
  • ⁇ b,1 ( 1155 ) is determined by ⁇ m ( 1105 ) and ⁇ s ( 1110 ), both physical properties of the system.
  • ⁇ b1 ⁇ m ⁇ s . Equation 1
  • a positive bias is applied to the metal relative to the grounded semiconductor substrate, thereby shifting E fm ( 1120 ) up by ⁇ V ( 1205 ) relative to E fs ( 1125 ).
  • This induces an electric field at the interfacial insulator layer ⁇ s ( 1210 ), thereby creating a potential drop V i ( 1215 ) across the insulator.
  • the new effective Schottky barrier height ⁇ b,2 ( 1220 ) is given by Equation 2.
  • the potential drop V i ( 1215 ) in the insulator interfacial layer provides a means for dynamically changing the effective Schottky barrier height ⁇ b,2 ( 1220 ) between the metal and the semiconductor substrate by an amount V i ( 1215 ).
  • the potential drop in the insulator layer will be a function of the insulator layer thickness t i ( 1150 ), the metal bias 1205 and therefore the electric field strength ⁇ s 1210 at the insulator, and the insulator dielectric constant.
  • a first electric field will be provided at the insulator of the source MIS structure, causing a first potential drop across the insulator V i,d and therefore a first effective Schottky barrier height ⁇ bd .
  • the third terminal, the gate electrode which is located in close proximity to the MIS structure at the source.
  • the gate electrode may be displaced from the source by approximately 1 nm while the drain electrode is displaced by 10's of nm.
  • the source contact remains grounded while the drain and gate are both biased at V dd .
  • a second electric field substantially larger than the first electric field, is formed in the active source MIS region, thereby inducing a second potential drop across the insulator V idg and a second effective barrier height ⁇ bdg .
  • the gate-induced electric field decreases while moving down from the gate insulator, thereby causing V idg to decrease and therefore ⁇ bdg to increase as a function of position.
  • the Schottky barrier height modulation dramatically affects the current emission characteristics from the source electrode.
  • FIG. 13 shows the band diagrams for three different gate biases (V g ) at the source-channel interface for a conventional n-type SB-MOS device not having an MIS structure.
  • V g gate biases
  • the conduction band forms a nearly triangular barrier 1310 , 1320 , 1330 .
  • the total tunneling current through this Schottky barrier is exponentially sensitive to the barrier height ⁇ b 1340 but also the electric field at the Schottky barrier contact ⁇ s 1350 , 1351 , 1352 . It is important to note that for this device, the barrier height ⁇ b 1340 is fixed, and the gate modulates ⁇ s , 1350 , 1351 , 1352 thereby increasing the tunneling current as the gate bias is increased.
  • FIG. 14 shows the band diagrams for three different gate biases Vg at the source-channel interface for an N-type SB-MOS device having an MIS source/drain structure. Only a portion of the bands of the MIS insulator layer are shown. In the region near the source electrode, the conduction band again forms a nearly triangular barrier 1410 , 1420 , 1430 .
  • the effective barrier height b 1440 , 1441 , 1442 is modulated by the gate at the same time ⁇ s 1450 , 1451 , 1452 is modulated, thereby providing two mechanisms for increasing the tunneling current, not just one ( ⁇ s modulation) as is the case for a conventional SB-MOS device.
  • the insulator not be too thick, as the charge carrier tunneling probability will eventually be inhibited by the insulator barrier, thereby diminishing the net benefit of modulating the Schottky barrier to a lower level.
  • MIS source-drain SB-MOS device structure An additional benefit of the MIS source-drain SB-MOS device structure is that for a sufficiently thick insulator interfacial layer, it will block the penetration of the metal states, which cause pinning in the silicon. (see for example D. Connelly, et. al. in “A New Route to Zero-Barrier Metal Source-Drain MOSFETs” presented at the 2003 VLSI Symposium, Kyoto, 2003 ). This provides a means for affecting the initial barrier height prior to any gate biasing, and may allow for the introduction of other metals or metal alloys to be used as metal source-drain contacts.
  • an interfacial layer disposed between the metal source-drain contacts and the semiconductor substrate of an MIS source/drain SB-MOS device provides a means for affecting the unbiased initial effective Schottky barrier height, and furthermore provides a means for dynamically adjusting the Schottky barrier height by changing the gate, and secondarily the drain bias.
  • This enables the introduction of numerous metals, metal silicides and/or metal alloys for affecting the preferred embodiments of the teachings of the present invention, which otherwise would not be possible if employing a pure metal-semiconductor Schottky barrier junction having no interfacial layer. It further enables substantially improved low V d turn-on characteristics and higher drive currents.
  • FIG. 15 shows a cross-sectional view of another preferred exemplary embodiment of the present invention, as exemplified by a metal-insulator-semiconductor (MIS) source-drain SB-MOS structure 1500 .
  • This embodiment comprises a SB-MOS device in which at least one of the source 1505 or drain 1510 regions consist of a first 1506 and second 1507 metal, so that there is no doping in the source and/or drain regions.
  • MIS metal-insulator-semiconductor
  • the device includes an interfacial layer 1515 , either conducting, semiconducting, or insulating, placed between the first metal 1506 and the semiconductor substrate 1501 , the interfacial layer 1515 being in contact with a channel region 1520 , thereby forming a first Schottky barrier or Schottky-like contact 1525 to the channel region 1520 .
  • the interfacial layer 1515 is furthermore placed between the second metal 1507 and the semiconductor substrate, thereby forming a second Schottky barrier or Schottky-like contact 1526 to the semiconductor substrate 1501 .
  • the first and second metals may be provided using the following exemplary process. Following process step 800 shown in FIG. 8 , a first metal is isotropically deposited, including in any regions below the gate electrode. The first metal is subsequently anisotropically etched. A second metal is then directionally deposited, to minimize deposition on sidewalls of the gate electrode and a short isotropic etch is used to remove any metals deposited on the gate electrode sidewalls or other vertical surfaces. The transistor is masked and a more thorough isotropic etch of the second metal is provided. In one exemplary embodiment, the first metal, located primarily below the gate electrode, is selected for its Schottky barrier height properties to the channel region in order to optimize the drive and/or to optimize the leakage current of the device.
  • the second metal which fills the bulk of the source-drain regions may be chosen based on its conductivity, with high conductivity metals preferred. Furthermore, it may be engineered as an alloy or a stack of metals so that for example it presents a mid-gap barrier between the bulk of the source/drain regions and the semiconductor substrate in order to control off-state leakage for both SB-NMOS and SB-PMOS simultaneously. An alloy or metal stack may also be employed for the second metal for optimizing conductivity or for its process integration properties, such as its ability to provide an etch stop when forming contact holes for the metallization and wiring of the transistor device. The aforementioned selection criteria for the first and second metals applies to this and all other embodiments disclosed previously or subsequently.
  • first or second metals may be used in affecting the teachings of the present invention.
  • metals commonly used at the transistor level such as titanium, cobalt and the like, are specifically anticipated, as well as a plethora of more exotic metals and other alloys that provide an appropriate first and second Schottky barrier to optimize device performance.
  • Various metal silicides may also be employed such as Platinum silicide, Palladium silicide, Iridium Silicide, and/or the rare-earth silicides, all of which should be considered as being within the scope of the teachings of the present invention.
  • the first and second metals are the same and may be provided in the same process step or in two different process steps.
  • An Indium or Arsenic layer 1540 is used as the channel and substrate dopants for an NMOS or PMOS devices, respectively. Boron may also be used as a channel and substrate dopant for the NMOS device.
  • the gate electrode 1545 is fabricated from Boron or Phosphorous doped polysilicon films for the P-type and N-type devices, respectively. Alternatively, a metal gate may be used.
  • the gate electrode 1545 has a gate insulator 1550 and an electrically insulating sidewall 1551 , which may be an oxide, a nitride, or a multi-layer stack of differing insulating materials as shown in device 1500 in FIG. 15 .
  • FIG. 16 shows a cross-sectional view of yet another preferred exemplary embodiment of the present invention, as exemplified by a metal-insulator-semiconductor (MIS) source-drain SB-MOS structure 1600 .
  • This embodiment comprises a SB-MOS device in which at least one of the source 1605 or drain 1610 regions consist of a first 1606 and second 1607 metal, so that there is no doping in the source and/or drain regions.
  • MIS metal-insulator-semiconductor
  • the device includes a first interfacial layer 1615 , either conducting, semiconducting, or insulating, placed between the first metal 1606 and the semiconductor substrate 1601 , the first interfacial layer 1615 being in contact with a channel region 1620 , thereby forming a first Schottky barrier or ‘Schottky-like’ contact 1625 to the channel region 1620 .
  • a second thick interfacial layer 1617 is furthermore placed between the second metal 1607 and the semiconductor substrate 1601 .
  • the second interfacial layer 1617 may be provided by angled, rotated deposition.
  • the second interfacial layer 1617 is not necessarily composed of the same material or materials of the first interfacial layer 1615 .
  • the second interfacial layer provides a large potential barrier to current transport from the second metal to the semiconductor substrate, thereby reducing source-drain leakage current.
  • the first and second metals are the same and may be provided in the same process step or in two different process steps.
  • the second interfacial layer may be provided by a source-drain localized LOCOS process, otherwise called a micro-LOCOS process.
  • a thin pad oxide is deposited, followed by deposition of a thicker nitride layer.
  • An anisotropic etch is used to etch through the nitride and pad oxide in the source-drain region, exposing the semiconductor substrate.
  • a thick oxide is thermally grown on the exposed semiconductor substrate and a phosphoric strip removes any exposed nitride layers.
  • a short hydrofluoric acid dip removes the pad oxide on the vertical sidewalls of the channel region, followed by formation of a thin thermally grown nitride layer.
  • An advantage of this present embodiment is it avoids placing a thick insulator on top of the gate electrode, which may be a result of a straight deposited insulator.
  • a first metal is isotropically deposited, including in any regions below the gate electrode and is anisotropically etched.
  • a second metal is directionally deposited, to minimize deposition on sidewalls of the gate electrode and a short isotropic etch is used to remove any metals deposited on the gate electrode sidewalls or other vertical surfaces.
  • the transistor is masked and a more thorough isotropic etch of the second metal is provided.
  • the present invention does not recognize any limitations in regards to what types of first or second metals may be used in affecting the teachings of the present invention.
  • metals commonly used at the transistor level such as titanium, cobalt and the like, are specifically anticipated, as well as a plethora of more exotic metals and other alloys that provide an appropriate first Schottky barrier to optimize device performance.
  • Various metal silicides may also be employed, such as Platinum silicide, Palladium silicide, Iridium Silicide, and/or the rare-earth silicides, all of which should be considered as being within the scope of the teachings of the present invention.
  • An Indium or Arsenic layer 1640 is used as the channel and substrate dopants for an NMOS or PMOS devices, respectively. Boron may also be used for the channel and substrate dopant for NMOS.
  • the gate electrode 1645 is fabricated from Boron or Phosphorous doped polysilicon films for the P-type and N-type devices, respectively. Alternatively, a metal gate may be used.
  • the gate electrode 1645 has a gate insulator 1650 and an electrically insulating sidewall 1660 , which may be an oxide, a nitride, or a multi-layer stack of differing insulating materials as shown in device 1600 in FIG. 16 .
  • a metal-semiconductor (MIS) source-drain SB-MOS structure may be employed.
  • the first interfacial layer 1615 would not be provided, so that the first metal 1606 is in direct contact with the channel region 1620 .
  • no interfacial layer is provided between the first metal 1606 and the channel region 1620 .
  • the first metal layer 1606 may be a metal, an alloy or a silicide.
  • the second metal layer 1607 may be provided using the same methods described above, including for example directional deposition techniques.
  • FIG. 17 shows a cross-sectional view of yet another preferred exemplary embodiment of the present invention, as exemplified by a metal-insulator-semiconductor (MIS) source-drain SB-MOS structure 1700 .
  • This embodiment comprises a SB-MOS device in which the source 1705 and/or drain 1710 regions consist of a first 1706 and optionally a second 1707 metal, so that there is no doping in the source and/or drain regions.
  • MIS metal-insulator-semiconductor
  • the device includes an interfacial layer 1715 , either conducting, semiconducting, or insulating, placed between the first metal 1706 and the semiconductor substrate 1701 , the interfacial layer 1715 being in contact with a channel region 1720 , thereby forming a first Schottky barrier or ‘Schottky-like’ contact 1725 to the channel region 1720 .
  • the source 1705 and drain 1710 regions are in contact with a buried oxide 1717 , such as that of an SOI substrate.
  • the buried oxide 1717 provides a large potential barrier to current transport from the second metal 1707 to the semiconductor substrate 1701 , thereby reducing source-drain leakage current.
  • the first and second metals 1706 , 1707 are the same and may be provided in the same process step or in two different process steps.
  • the first and second metals 1706 , 1707 may be provided using the following exemplary process. Following process step 800 shown in FIG. 8 , the first metal 1706 is isotropically deposited, including in any regions below the gate electrode 1745 . The first metal 1706 is subsequently anisotropically etched. The second metal 1707 is then directionally deposited, to minimize deposition on sidewalls 1760 of the gate electrode 1745 and a short isotropic etch is used to remove any metals deposited on the gate electrode sidewalls 1760 or other vertical surfaces. The transistor is masked and a more thorough isotropic etch of the second metal 1707 is provided. The first and second metals 1706 , 1707 are selected based on criteria previously noted. In another embodiment, the first and second metals 1706 , 1707 are the same and may be provided in the same process step or in two different process steps.
  • the gate electrode 1745 is fabricated from Boron or Phosphorous doped polysilicon films for the P-type and N-type devices, respectively. Alternatively, a metal gate may be used.
  • the gate electrode 1745 has a gate insulator 1750 and the electrically insulating sidewall 1760 , which may be an oxide, a nitride, or a multi-layer stack of differing insulating materials as shown in the structure 1700 in FIG. 17 .
  • a metal-semiconductor (MIS) source-drain SB-MOS structure may be employed.
  • the interfacial layer 1715 would not be provided, so that the first metal 1706 is in direct contact with the channel region 1720 .
  • the first metal layer 1706 may be a metal, an alloy or a silicide.
  • the second metal layer 1707 may be provided using the same methods described above, including for example directional deposition techniques.
  • the present invention is particularly suitable for use in situations where short channel length MOSFETs are to be fabricated, especially in the range of channel lengths less than 100 nm. However, nothing in the teachings of the present invention limits application of the teachings of the present invention to these short channel length devices. Advantageous use of the teachings of the present invention may be had with channel lengths of any dimension.
  • the present invention further anticipates the use of a plethora of channel, substrate and well implant profiles.
  • the channel implant may be a simple profile whose profile varies significantly in the vertical direction and is generally constant in the lateral direction. Or, for example the channel implant profile may be approximately symmetric, having a lateral maximum concentration in approximately the center of the channel region. Or, laterally and vertically non-uniform doping profiles may be used.
  • the present invention may be used with any of a number of channel, substrate and well implant profiles.
  • the present invention applies to any use of metal source drain technology, whether it employs SOI substrate, strained Silicon substrate, SiGe substrate, FinFET technology, high K gate insulators, and metal gates. This list is not limitive. Any device for regulating the flow of electric current that employs metal source-drain contacts will have the benefits taught herein.
  • the present invention is particularly suitable for use with SB-MOS semiconductor devices, it may also be applied to other semiconductor devices.
  • this specification describes a fabrication process for use with SB-MOS devices, this term should be interpreted broadly to include any device for regulating the flow of electrical current having a conducting channel that has two or more points of electrical contact wherein at least one of the electrical contacts is a Schottky or Schottky-like contact.

Abstract

A device for regulating a flow of electric current and its manufacturing method are provided. The device includes metal-insulator-semiconductor source-drain contacts forming Schottky barrier or Schottky-like junctions to the semiconductor substrate. The device includes an interfacial layer between the semiconductor substrate and a metal source and/or drain electrode, thereby dynamically adjusting a Schottky barrier height by applying different bias conditions. The dynamic Schottky barrier modulation provides increased electric current for low drain bias conditions, reducing the sub-linear turn-on characteristic of Schottky barrier MOSFET devices and improving device performance.

Description

    CROSS-REFERENCE TO RELATED APPLICATION(S)
  • This application claims the benefit of and priority to U.S. provisional patent application No. 60/513,410, filed Oct. 22, 2003. This application also claims the benefit of and priority to U.S. provisional patent application No. 60/514,041, filed Oct. 24, 2003. Each of the above provisional patent applications is incorporated by reference herein in their entirety.
  • FIELD OF THE INVENTION
  • The present invention relates to devices for regulating the flow of electric current, and has specific application to the fabrication of these devices in the context of an integrated circuit (“IC”). More particularly, it relates to a transistor for regulating the flow of electric current having metal source and/or drains forming Schottky-barrier or Schottky-like contacts to a channel region.
  • BACKGROUND OF THE INVENTION
  • One type of transistor known in the art is a Schottky-barrier metal oxide semiconductor field effect transistor (Schottky-barrier MOSFET or SB-MOS). As shown in FIG. 1, the SB-MOS device 100 comprises a semiconductor substrate 110 in which a source electrode 120 and a drain electrode 125 electrode are formed, separated by a channel region 140 having channel dopants. The channel region 140 is the current-carrying region of the substrate 110. For purposes of the present invention, the channel region 140 in the semiconductor substrate extends vertically below the gate insulator 150 to a boundary approximately aligned with the bottom edge of the source 120 and bottom edge of the drain 125 electrodes. The channel dopant concentration profile typically has a maximum concentration 115, which is below the source 120 and drain 125 electrodes, and thus outside of the channel region 140. For the purpose of the present invention, channel dopants are not constrained to be provided exclusively within the channel region 140, but may be found in regions substantially outside of the channel region 140.
  • For a SB-MOS device at least one of the source 120 or the drain 125 contacts is composed partially or fully of a metal silicide. Because at least one of the source 120 or the drain 125 contacts is composed in part of a metal, they form Schottky or Schottky- like contacts 130,135 with the substrate 110 and the channel region 140. A Schottky contact is defined as a contact formed by the intimate contact between a metal and a semiconductor, and a Schottky-like contact is defined as a contact formed by the close proximity of a semiconductor and a metal. The Schottky contacts or Schottky-like contacts or junctions 130, 135 may be provided by forming the source 120 or the drain 125 from a metal silicide. The channel length is defined as the distance from the source 120 contact to the drain 125 contact, laterally across the channel region 140.
  • The Schottky or Schottky- like contacts 130, 135 are located in an area adjacent to the channel region 140 formed between the source 120 and drain 125. An insulating layer 150 is located on top of the channel region 140. The insulating layer 150 is composed of a material such as silicon dioxide. The channel region 140 extends vertically from the insulating layer 150 to the bottom of the source 120 and drain 125 electrodes. A gate electrode 160 is positioned on top of the insulating layer 150, and a thin insulating layer 170 surrounds the gate electrode 160. The thin insulating layer 170 is also known as the spacer. The gate electrode 160 may be doped poly silicon. The source 120 and drain 125 electrodes may extend laterally below the spacer 170 and gate electrode 160. A field oxide 190 electrically isolates devices from one another. An exemplary Schottky-barrier device is disclosed in Spinnaker's U.S. Pat. No. 6,303,479.
  • Another type of MOSFET transistor known in the art is a conventional impurity-doped source-drain transistor or conventional MOSFET. This device is similar to the SB-MOS device shown in FIG. 1. The key difference is that the metal source- drain regions 120,125 of the SB-MOS are replaced with impurity doping in the semiconductor substrate for the conventional MOSFET.
  • One of the important performance characteristics for a MOSFET device is the drive current (Id), which is the electrical current from source to drain when the applied source voltage (Vs) is grounded, and the gate (Vg) and drain (Vd) are biased at the supply voltage (Vdd). Drive current is one of the important parameters that determines circuit performance. For example, the switching speed of a transistor scales as Id, so that higher drive current devices switch faster, thereby providing higher performance integrated circuits.
  • FIG. 2 shows the relationship of drive current (Id) 232 for varying gate voltage (Vg) and drain voltage (Vd) 231 for a SB-MOS and a conventional MOSFET. One characteristic of SB-MOS device Id-Vd curves is the sub-linear shape for low V d 231, as shown by the solid lines 210,215,220,225,230. Each of the Id-Vd curves 210,215,220,225,230 has a different Vg. The Id-Vd profile at low Vd is known as the turn-on characteristic. Conventional MOSFET transistor technologies have a linear Id-Vd turn-on characteristic at low Vd, as shown by the dashed lines 235,240,245,250,255 in FIG. 2. Each of the Id-Vd curves 235,240,245,250,255 has a different Vg. The sub-linear Id-Vd turn-on characteristic of the SB-MOS device increases as the channel length decreases and can potentially reduce transistor performance, possibly reducing the effective switching speed of the device for example. Sub-linear turn-on has been observed in the literature and referenced as a reason why SB-MOS devices will not be of practicable use in integrated circuits (B. Winstead et al., IEEE Transactions on Electron Devices, 2000, pp. 1241-1246). Industry literature consistently teaches that the Schottky barrier height φb should be reduced or made less than zero in order to minimize the sub-linear turn-on phenomenon and thus to make SB-MOS device performance competitive with alternative MOSFET device technologies (J. Kedzierski et al., IEDM, 2000, pp. 57-60; E. Dubois et al., Solid State Electronics, 2002, pp. 997-1004; J. Guo et al., IEEE Transaction on Electron Devices, 2002, pp. 1897-1902; K. Ikeda et al., IEEE Electronic Device Letters, 2002, pp. 670-672; M. Tao et al., Applied Physics Letters, 2003, pp. 2593-2595).
  • There is a need in the industry for teaching a SB-MOS device and method of fabrication that provides a means for improving the turn-on characteristic thereby providing improved performance.
  • BRIEF SUMMARY OF THE INVENTION
  • In one aspect, the present invention provides a method of fabricating a Schottky barrier MOSFET (SB-MOS) device wherein at least one of the source and drain contact regions is comprised of a metal and wherein the SB-MOS device includes an interfacial layer located between at least one of the metal source or drain electrodes and the semiconductor substrate, thereby forming a Schottky or Schottky-like contact. In one embodiment of the present invention, the interfacial layer is comprised of a conducting, semiconducting, or insulating material.
  • While multiple embodiments are disclosed, still other embodiments of the present invention will become apparent to those skilled in the art from the following detailed description, which shows and describes illustrative embodiments of the invention. As will be realized, the invention is capable of modifications in various obvious aspects, all without departing from the spirit and scope of the present invention. Accordingly, the drawings and detailed description are to be regarded as illustrative in nature and not restrictive.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 illustrates a sectional view of a prior art Schottky-barrier metal oxide semiconductor field effect transistor (“MOSFET”);
  • FIG. 2 illustrates transistor curves for a SB-MOS device and an impurity doped source-drain MOSFET device;
  • FIG. 3 illustrate a sectional view of an exemplary embodiment of the present invention metal-insulator-semiconductor (MIS) source-drain SB-MOS device;
  • FIG. 4 illustrates an exemplary embodiment of the present invention process using implantation of the semiconductor substrate;
  • FIG. 5 illustrates an exemplary embodiment of the present invention process using a patterned silicon film on a thin gate insulator;
  • FIG. 6 illustrates an exemplary embodiment of the present invention process using a formation of thin insulator sidewalls, and exposure of the silicon in the gate, source and drain areas;
  • FIG. 7 illustrates an exemplary embodiment of the present invention process using an at least partially isotropic etch;
  • FIG. 8 illustrates an exemplary embodiment of the present invention process using a formation of a thin interfacial layer;
  • FIG. 9 illustrates an exemplary embodiment of the present invention process using an anisotropic etch;
  • FIG. 10 illustrates an exemplary embodiment of the present invention process using a metal deposition, silicidation anneal, and removal of unreacted metal;
  • FIG. 11 illustrates band diagrams for an exemplary zero electric field two-terminal MIS diode device;
  • FIG. 12 illustrates band diagrams for an exemplary biased two-terminal MIS diode device;
  • FIG. 13 illustrates band diagrams for different gate bias conditions for the source-channel junction for a SB-MOS device having only metal in the source-drain regions and no interfacial insulator layer; and
  • FIG. 14 illustrates band diagrams for different gate bias conditions for the source-channel junction for an exemplary embodiment of the present invention MIS source-drain SB-MOS device.
  • FIG. 15 illustrates an alternative exemplary embodiment of the present invention process using a metal gate.
  • FIG. 16 illustrates a cross-sectional view of another exemplary embodiment of the present invention process using a metal-insulator semiconductor (MIS) source-drain SB-MOS device.
  • FIG. 17 illustrates a cross-sectional view of yet another exemplary embodiment of the present invention process using a metal-insulator-semiconductor (MIS) source-drain SB-MOS device.
  • DETAILED DESCRIPTION
  • In general, the present invention provides method of fabrication of SB-MOS devices. In one embodiment of the present invention, the method includes providing a semiconductor substrate and doping the semiconductor substrate and channel region. The method further includes providing a first electrically insulating layer in contact with the semiconductor substrate. The method further includes providing a gate electrode on the first insulating layer, providing a second insulating layer around the gate electrode including the gate electrode sidewalls, and exposing the substrate on one or more areas proximal to the gate electrode. In the present invention, the term proximal is defined as being located within a lateral distance away of approximately 500 Å from one or more said objects. For example, in the previous sentence, the substrate is exposed in one or more areas proximal to the gate electrode, or the one or more areas are located within a lateral distance away of approximately 500 Å from the gate electrode. The method further includes etching of the exposed areas proximal to the gate electrode using a partially isotropic etch. The method further includes providing an interfacial layer on the exposed semiconductor substrate at least in areas proximal to the gate electrode and first insulating layer, the interfacial layer comprising a conducting, semiconducting, or insulating material, but preferably an insulating material. The method further includes using an anisotropic etch to expose the semiconductor substrate in areas proximal but not below the gate electrode and providing an insulating layer on the gate electrode sidewalls. The method further includes depositing a thin film of metal and reacting the metal with the exposed substrate, such that a metal silicide forms on the substrate. The method further includes removing any unreacted metal.
  • One of the advantages of the present invention is that the metal source and drain electrodes provide significantly reduced parasitic series resistance (˜10 Ω-μm) and contact resistance (less than 10−8 Ω-cm2). The built-in Schottky barrier at the Schottky contacts provides superior control of off-state leakage current. The device substantially eliminates parasitic bipolar action, making it unconditionally immune to latch-up, snapback effects, and multi-cell soft errors in memory and logic. Elimination of bipolar action also significantly reduces the occurrence of other deleterious effects related to parasitic bipolar action such as single event upsets and single cell soft errors. The device of the present invention is easily manufacturable, requiring two fewer masks for source/drain formation, no shallow extension or deep source/drain implants, and a low temperature source/drain formation process. Due to low temperature processing, integration of new, potentially key materials such as high K gate insulators, strained silicon and metal gates is made easier
  • FIG. 3 shows a cross-sectional view of a preferred exemplary embodiment of the present invention, as exemplified by a metal-insulator-semiconductor (MIS) source-drain SB-MOS structure 300. This embodiment comprises a SB-MOS device in which at least one of the source 305 or drain 310 regions consist of metal, so that there is no doping in the source and/or drain regions. In this embodiment, the device includes an interfacial layer 315, comprised of a conducting, semiconducting, or insulating material, placed between at least one of the metal source 305 or drain 310 electrodes and the semiconductor substrate 301, the interfacial layer 315 being in contact with a channel region 320, thereby forming a first Schottky barrier or Schottky-like contact 325 to the channel region 320. In one preferred embodiment, the interfacial layer 315 is an insulating material. A second Schottky or Schottky-like barrier 330 is formed along the portion of the metal source 305 and/or drain 310 electrodes having direct contact between the metal and the semiconductor substrate 301. The present invention does not recognize any limitations in regards to what types of metals may be used in affecting the teachings of the present invention. Thus, metals commonly used at the transistor level, such as titanium, cobalt and the like, are specifically anticipated, as well as a plethora of more exotic metals and other alloys. Various metal silicides may also be employed, such as Platinum silicide, Palladium silicide, Iridium Silicide, and/or the rare-earth silicide, all of which should be considered as being within the scope of the teachings of the present invention. It is also noted that in another embodiment, the metal source/ drain regions 305,310 may be composed of multiple layers of metals and/or metal silicides.
  • In one preferred embodiment, an Indium or Arsenic layer 340 is used as the channel and substrate dopants for a Schottky barrier N-type MOSFET (SB-NMOS) or a Schottky barrier P-type MOSFET (SB-PMOS) devices, respectively. These dopant atoms are used due to their relatively low rates of diffusion through the silicon lattice (compared to Phosphorous and Boron, the other two possible candidates for channel and substrate dopants). This allows for greater thermal budget during fabrication of the device, and therefore less statistical variation in the characteristics of the finished product. The present invention does not recognize any limitations in regards to what types of dopants may be used in the present invention.
  • In one preferred embodiment, the gate electrode 345 is fabricated from Boron or Phosphorous doped polysilicon films for the P-type and N-type devices, respectively. In this instance, Boron or Phosphorous are used due to their large solid-solubilities (compared to Arsenic and Indium). Alternatively, a metal gate may be used. In the present embodiment, the gate electrode 345 may be less than 100 nm in width (corresponding to the channel length L). The gate electrode 345 has an electrically insulating sidewall 350, which may be an oxide, a nitride, or a multi-layer stack of differing insulating materials.
  • Devices are separated from each other by an insulating layer (not shown), such as a thermally grown oxide (called a Field Oxide) that works in conjunction with channel and substrate dopants to electrically isolate the devices from each other. This field oxide may be provided for by a conventional process, such as a LOCOS or STI process.
  • One exemplary process for the fabrication of a MIS source/drain SB-MOS device is illustrated in FIGS. 4-10. While this process is exemplary of the broad teachings of the present invention, it will be instructive to one skilled in the art to teach the fundamental concepts of the present invention. It is noted that this exemplary process is not limitive and that additional processes which are specifically anticipated by the present invention will be apparent to one skilled in the art. This exemplary process flow may be described as follows:
  • FIG. 4 shows a silicon substrate 410 that has means for electrically isolating transistors from one another. Throughout the discussion herein, there will be examples provided that make reference to a semiconductor substrate on which an SB-MOS device is formed. The present invention does not restrict the semiconductor substrate to any particular type. One skilled in the art will readily realize that many semiconductor substrates may be used for SB-MOS including silicon, silicon germanium, gallium arsenide, indium phosphide, strained semiconductor substrates, silicon on insulator, substrates of various crystallographic orientation such as <110> and <100>. In another embodiment, the silicon substrate 410 is strained. The use of a strained silicon substrate 410 in combination with a SB-MOS device results in additional improvements in power and speed performance. In another embodiment, the substrate is SOI. An SOI substrate comprises a semiconductor material, such as silicon having a thickness of approximately 20 nm to 100 nm, on a buried insulating material, such as silicon dioxide (SiO2) having a thickness of approximately 100 nm to 400 nm, which is formed on a semiconductor substrate. These substrate materials and others may be used and are within the scope of the teachings of the present invention.
  • As shown in FIG. 4, a thin screen oxide 420 is grown on the substrate 410 to act as an implant mask. In one embodiment, the oxide is grown to a thickness of about 200 Å. The appropriate channel dopant species 430 is then ion-implanted through the screen oxide 420 such that a maximum dopant concentration 440 is provided to a pre-determined depth D1 (450) in the silicon. In one embodiment the channel dopant species is Arsenic for P-type devices and Indium for N-type devices, however any other channel dopant species commonly used at the transistor for P-type or N-type devices is specifically anticipated by the present invention. In another embodiment, the channel dopant concentration profile varies significantly in the vertical direction but is generally constant in the lateral direction. In a further embodiment, the depth D1 450 of the maximum dopant concentration is approximately 20 to 200 nm.
  • As shown in FIG. 5, the screen oxide is then removed in a chemical etch, and a thin gate insulator 510, such as silicon dioxide is grown. In one embodiment the screen oxide etch is comprised of hydrofluoric acid, however other chemistries commonly used to etch oxide, including both wet and dry etches, are specifically anticipated. In another embodiment, the thin gate insulator is comprised of silicon dioxide with a thickness of approximately 6 to 50 Å. In a further embodiment, a material having a high dielectric constant (high K) is provided. Examples of high K materials are those materials having dielectric constants greater than that of silicon dioxide, including for example nitrided silicon dioxide, silicon nitride, and metal oxides such as TiO2, Al2O3, La2O3, HfO2, ZrO2, CeO2, Ta2O5,WO3, Y2O3, and LaAlO3, and the like. The gate insulator growth is immediately followed by providing an in-situ doped silicon film. The gate insulator growth is immediately followed by providing an in-situ doped silicon film. The film is heavily doped with, for example, Phosphorous for an N-type device and Boron for a P-type device. Using lithographic techniques and a silicon etch that is highly selective to the gate insulator, the gate electrode 520 is patterned as shown in the process step 500 illustrated in FIG. 5. In another exemplary embodiment, a metal gate electrode may be provided. In another embodiment, following gate electrode patterning, additional channel dopants are provided and result in a channel dopant concentration profile that varies significantly in both the vertical and lateral directions.
  • As shown in FIG. 6, a thin insulator is then provided on the top surface 625 and sidewalls 610 of the silicon gate electrode 520. In one embodiment, the thin insulator is a thermally grown oxide that has a thickness of approximately 50 to 500 Å. In another embodiment, the thermally grown thin oxide is provided by a rapid thermal oxidation (RTO) process having a maximum temperature of 900 to 1200° C. for a dwell time of 0.0 to 60 seconds. One skilled in the art will readily realize that there are many manufacturing methods for providing thin insulator layers such as deposition. One skilled in the art will further realize that other materials may be used for the thin insulator such as nitrides and the insulating layer may be comprised of multiple insulator materials. An anisotropic etch is then used to remove the insulator layer on the horizontal surfaces (and thus expose the silicon 620, 625) thereby exposing the horizontal surface, while preserving the insulator layer on the vertical surfaces. In this way, a sidewall insulator 610 is formed. It will be obvious to one skilled in the art that the gate electrode 520 and the sidewall insulator 610 function as a mask to the anisotropic etch such that the openings in the thin insulator layer on the silicon substrate are proximal with the gate electrode 520. In the embodiment in which the thin insulator is approximately 50 to 500 Å, the openings in the thin insulator layer will be proximal to the gate electrode 520 and located within a lateral distance away from the gate electrode 520 that is approximately 50 to 500 Å. In one exemplary embodiment, the silicon surface 620 is recessed below the bottom of the gate insulator to a depth D2 630 of approximately 1 nm to approximately 5 nm. In the embodiment in which an RTO process is used to provide the sidewall insulator, the dopants both in the gate electrode and in the channel region of the device are electrically activated simultaneously with the sidewall insulator formation, as shown in the process step 600 illustrated in FIG. 6.
  • As shown in FIG. 7, a second etch process step etches the semiconductor substrate both laterally and vertically. This etch is known as a partially isotropic etch. In one embodiment, a partially isotropic etch having a lateral etch rate at least 10% of a vertical etch rate is used. In another embodiment, a partially isotropic etch having a vertical etch rate at least 10% of a lateral etch rate is used. The depth of the second etch is D3 710. The lateral etch displaces the exposed vertical sidewall of the semiconductor substrate 720 laterally a distance L1 730 from the edge of the sidewall oxide 610 to a position below the gate electrode 520. Because the etch is partially isotropic, L1 may be less than or equal to ten times D3 or D3 may be less than or equal to ten times L1. In yet another embodiment, an etch having a lateral etch rate approximately equal to a vertical etch rate is used. For this embodiment, D3 may be approximately equal to L1. The lateral etch provides a means for decreasing the channel length by an amount of approximately two times L1. In one embodiment, the vertical etch rate is sufficient to form an exposed vertical surface 720 of the semiconductor substrate 410 laterally below the gate electrode 520, as shown in the process step 700 illustrated in FIG. 7. In yet a further embodiment, the partially isotropic etch is provided by any one or a combination of a SF6 dry etch, a HF:HNO3 wet etch, or any wet or dry etch that is commonly used for the purpose of etching semiconductor material.
  • As shown in FIG. 8, an interfacial layer 810 is formed on the exposed horizontal and vertical surfaces of the semiconductor substrate 410. In one embodiment, the interfacial layer 810 is a thermally grown silicon nitride (Si3N4) having a thickness of less than about 2 nm as shown in the process step 800 illustrated in FIG. 8. In another embodiment, the interfacial layer 810 is comprised of either a metal, semiconductor or insulating material.
  • Process step 900 shown in FIG. 9, provides a third anisotropic etch to etch through the interfacial layer 810 and expose the semiconductor substrate 410, at least in areas proximal but not below the gate electrode 520 and gate electrode sidewall spacer 610. This etch exposes the silicon substrate to a depth D4 (910).
  • As shown in FIG. 10, the next step encompasses depositing an appropriate metal as a blanket film on all exposed surfaces. Deposition may be provided by either a sputter or evaporation process or more generally any thin film formation process. In one embodiment, the substrate is heated during metal deposition to encourage diffusion of the impinging metal atoms to the exposed silicon surface 810, below the gate insulator. In one embodiment, this metal is approximately 250 Å thick but more generally approximately 50 to 1000 Å thick. Throughout the discussion herein there will be examples provided that make reference to Schottky and Schottky-like barriers and contacts in regards to IC fabrication. The present invention does not recognize any limitations in regards to what types of Schottky interfaces may be used in affecting the teachings of the present invention. Thus, the present invention specifically anticipates these types of contacts to be created with any form of conductive material or alloy. For example, for the P-type device, the metal source and drain 1010,1020 may be formed from any one or a combination of Platinum Silicide, Palladium Silicide, or Iridium Silicide. For the N-type device, the metal source and drain 1010,1020 may be formed from a material from the group comprising Rare Earth Silicides such as Erbium Silicide, Dysprosium Silicide or Ytterbium Silicide, or combinations thereof. Any other metals commonly used at the transistor level, such as titanium, cobalt and the like, are specifically anticipated, as well as a plethora of more exotic metals and other alloys. In another embodiment, the silicided source/drain can be made of multiple layers of metal silicide, in which case other exemplary silicides, such as titanium silicide or tungsten silicide for example, may be used.
  • The wafer is then annealed for a specified time at a specified temperature so that, at all places where the metal is in direct contact with the silicon, a chemical reaction takes place that converts the metal to a metal silicide 1010, 1020, 1030. In one embodiment, for example, the wafer is annealed at about 400° C. for about 45 minutes or more generally approximately 300 to 700° C. for approximately 1 to 120 min. The metal that was in direct contact with a non-silicon surface such as the gate sidewall spacer 610 is left unreacted and thereby unaffected.
  • A wet chemical etch is then used to remove the unreacted metal while leaving the metal-silicide untouched. In one embodiment, aqua regia is used to remove Platinum and HNO3 is used to remove Erbium. Any other etch chemistries commonly used for the purpose of etching Platinum or Erbium, or any other metal systems used to form Schottky or Schottky-like contacts are specifically anticipated by the present invention. The MIS source-drain SB-MOS device is now complete and ready for electrical contacting to gate 520, source 1010, and drain 1020, as shown in the process step 1000 illustrated in FIG. 10.
  • As a result of this exemplary process, Schottky or Schottky-like contacts are formed to the channel region 1040 and substrate 410 respectively wherein the Schottky contacts are located at a position controlled by the partially isotropic etch process. In one embodiment, the interface 810 of the source 1010 and drain 1020 electrodes to the channel region 1040 is located laterally below the spacer 610 and is aligned with the edge of the sides of the gate electrodes 1040. In another embodiment, the interface 810 of the source 1010 and drain 1020 electrodes to the channel region 1040 is located laterally below the spacer 610 and partially below the gate electrode 520. In yet another embodiment, a gap is formed between the interface 810 of the source 1010 and drain 1020 electrodes to the channel region 1040 and the edge of the sides of the gate electrode 520.
  • While traditional Schottky contacts are abrupt, in the present invention an interfacial layer is utilized between the silicon substrate and the metal. This interfacial layer may be ultra-thin, having a thickness of approximately 10 nm or less. Thus, the present invention specifically anticipates Schottky-like contacts and their equivalents to be useful in implementing the present invention. Furthermore, the interfacial layer may comprise materials that have conductive, semi-conductive, or insulator-like properties. For example, ultra-thin interfacial layers of oxide or nitride insulators may be used, or ultra-thin dopant layers formed by dopant segregation techniques may be used, or ultra-thin interfacial layers of a semiconductor such as Germanium may be used to form Schottky-like contacts, among others.
  • By using the techniques of the present invention, several benefits occur. First, the metal-insulator-semiconductor (MIS) structure provides a means for dynamically controlling the effective Schottky barrier height of the SB-MOS device. Referencing FIG. 11, band diagrams for an exemplary MIS diode device are shown. Basic operating principles and terminology are described in the PhD thesis of Mark Sobolewski, Stanford University, 1989.
  • In FIG. 11, the band diagram for an N-type MIS diode is shown in an idealized zero electric field state. In practice, a finite built-in field may be present in the interfacial insulator layer. The metal work function φm (1105) and semiconductor electron affinity χs (1110) are referenced to the conduction band (1115) of the insulating layer. Efm (1120) and Efs (1125) are the metal and semiconductor Fermi levels respectively, while Ec (1130) is the conduction band. Vd (1135) and Vi (1140) are the potential drops in the semiconductor substrate depletion region and insulator respectively, while ζ (1145) is the separation between the Fermi level and the conduction band deep in the bulk of the semiconductor. The insulator thickness is ti (1150) and the effective Schottky barrier height φb,1 (1155) is defined to be the separation between Efm (1120) and Ec (1130) at the silicon-insulator interface. In the idealized zero electric field state, φb,1 (1155) is determined by φm (1105) and χs (1110), both physical properties of the system.
    φb1m−χs.  Equation 1
  • In FIG. 12, a positive bias is applied to the metal relative to the grounded semiconductor substrate, thereby shifting Efm (1120) up by −V (1205) relative to Efs (1125). This induces an electric field at the interfacial insulator layer εs (1210), thereby creating a potential drop Vi (1215) across the insulator. In this state, the new effective Schottky barrier height φb,2 (1220) is given by Equation 2.
    φb,2=−χs −V ib,1 −V i  Equation 2
  • Therefore, the potential drop Vi (1215) in the insulator interfacial layer provides a means for dynamically changing the effective Schottky barrier height φb,2 (1220) between the metal and the semiconductor substrate by an amount Vi (1215). The potential drop in the insulator layer will be a function of the insulator layer thickness ti (1150), the metal bias 1205 and therefore the electric field strength εs 1210 at the insulator, and the insulator dielectric constant.
  • These principles can be applied to a SB-MOS device having MIS source and drain contacts. When considering the MOSFET operational characteristics, the segment of the MIS source electrode in contact with the channel region and immediately below the gate insulator dominates the device performance, particularly in the on-state. Furthermore, due to the three terminal MOSFET structure, the electrostatic fields in the channel region of the MOSFET have a two-dimensional character. For this reason, the induced Schottky barrier modulation along the interface of the source electrode to the channel region varies, having a maximum where the source intersects the channel and gate insulator. The following discussion references an “active” source MIS region. This is the source MIS structure immediately below the gate insulator, which extends approximately 5-20 nm below the gate insulator along the source-channel junction. It is the region where the gate induced electric field provides the strongest potential drop in the MIS insulator and where approximately over 90% of current emission from the source electrode occurs in the on-state.
  • In the off-state, with the gate and source contacts grounded and the drain biased at Vdd, a first electric field will be provided at the insulator of the source MIS structure, causing a first potential drop across the insulator Vi,d and therefore a first effective Schottky barrier height φbd. However, an important difference between a three terminal MIS source-drain MOSFET device of the present invention and a two terminal MIS diode is the third terminal, the gate electrode, which is located in close proximity to the MIS structure at the source. Depending on the MOSFET geometry, the gate electrode may be displaced from the source by approximately 1 nm while the drain electrode is displaced by 10's of nm. In the on-state, the source contact remains grounded while the drain and gate are both biased at Vdd. Due to the close proximity of the gate to the source, a second electric field, substantially larger than the first electric field, is formed in the active source MIS region, thereby inducing a second potential drop across the insulator Vidg and a second effective barrier height φbdg. Along the vertically oriented portion of the source electrode, adjacent to the channel region, the gate-induced electric field decreases while moving down from the gate insulator, thereby causing Vidg to decrease and therefore φbdg to increase as a function of position. The Schottky barrier height modulation dramatically affects the current emission characteristics from the source electrode.
  • For SB-MOS technology, current emission from the source electrode is provided by a tunneling mechanism in the on-state. FIG. 13 shows the band diagrams for three different gate biases (Vg) at the source-channel interface for a conventional n-type SB-MOS device not having an MIS structure. As shown, in the region near the source electrode, the conduction band forms a nearly triangular barrier 1310, 1320, 1330. The total tunneling current through this Schottky barrier is exponentially sensitive to the barrier height φb 1340 but also the electric field at the Schottky barrier contact εs 1350,1351,1352. It is important to note that for this device, the barrier height φb 1340 is fixed, and the gate modulates εs, 1350, 1351, 1352 thereby increasing the tunneling current as the gate bias is increased.
  • FIG. 14 shows the band diagrams for three different gate biases Vg at the source-channel interface for an N-type SB-MOS device having an MIS source/drain structure. Only a portion of the bands of the MIS insulator layer are shown. In the region near the source electrode, the conduction band again forms a nearly triangular barrier 1410, 1420, 1430. For a MIS device, the effective barrier height b 1440, 1441, 1442 is modulated by the gate at the same time εs 1450, 1451, 1452 is modulated, thereby providing two mechanisms for increasing the tunneling current, not just one (εs modulation) as is the case for a conventional SB-MOS device. This effect will occur for any Vd as long as Vg is biased and will thereby provide improved drive current for low Vd, reducing the sub-linear turn-on characteristic at low Vd and improving the turn-on performance of the SB-MOS device and providing higher drive current.
  • It is important that the insulator not be too thick, as the charge carrier tunneling probability will eventually be inhibited by the insulator barrier, thereby diminishing the net benefit of modulating the Schottky barrier to a lower level.
  • An additional benefit of the MIS source-drain SB-MOS device structure is that for a sufficiently thick insulator interfacial layer, it will block the penetration of the metal states, which cause pinning in the silicon. (see for example D. Connelly, et. al. in “A New Route to Zero-Barrier Metal Source-Drain MOSFETs” presented at the 2003 VLSI Symposium, Kyoto, 2003). This provides a means for affecting the initial barrier height prior to any gate biasing, and may allow for the introduction of other metals or metal alloys to be used as metal source-drain contacts.
  • In summary, an interfacial layer disposed between the metal source-drain contacts and the semiconductor substrate of an MIS source/drain SB-MOS device provides a means for affecting the unbiased initial effective Schottky barrier height, and furthermore provides a means for dynamically adjusting the Schottky barrier height by changing the gate, and secondarily the drain bias. This enables the introduction of numerous metals, metal silicides and/or metal alloys for affecting the preferred embodiments of the teachings of the present invention, which otherwise would not be possible if employing a pure metal-semiconductor Schottky barrier junction having no interfacial layer. It further enables substantially improved low Vd turn-on characteristics and higher drive currents.
  • FIG. 15 shows a cross-sectional view of another preferred exemplary embodiment of the present invention, as exemplified by a metal-insulator-semiconductor (MIS) source-drain SB-MOS structure 1500. This embodiment comprises a SB-MOS device in which at least one of the source 1505 or drain 1510 regions consist of a first 1506 and second 1507 metal, so that there is no doping in the source and/or drain regions. In this embodiment, the device includes an interfacial layer 1515, either conducting, semiconducting, or insulating, placed between the first metal 1506 and the semiconductor substrate 1501, the interfacial layer 1515 being in contact with a channel region 1520, thereby forming a first Schottky barrier or Schottky-like contact 1525 to the channel region 1520. The interfacial layer 1515 is furthermore placed between the second metal 1507 and the semiconductor substrate, thereby forming a second Schottky barrier or Schottky-like contact 1526 to the semiconductor substrate 1501.
  • The first and second metals may be provided using the following exemplary process. Following process step 800 shown in FIG. 8, a first metal is isotropically deposited, including in any regions below the gate electrode. The first metal is subsequently anisotropically etched. A second metal is then directionally deposited, to minimize deposition on sidewalls of the gate electrode and a short isotropic etch is used to remove any metals deposited on the gate electrode sidewalls or other vertical surfaces. The transistor is masked and a more thorough isotropic etch of the second metal is provided. In one exemplary embodiment, the first metal, located primarily below the gate electrode, is selected for its Schottky barrier height properties to the channel region in order to optimize the drive and/or to optimize the leakage current of the device. In another exemplary embodiment, the second metal, which fills the bulk of the source-drain regions may be chosen based on its conductivity, with high conductivity metals preferred. Furthermore, it may be engineered as an alloy or a stack of metals so that for example it presents a mid-gap barrier between the bulk of the source/drain regions and the semiconductor substrate in order to control off-state leakage for both SB-NMOS and SB-PMOS simultaneously. An alloy or metal stack may also be employed for the second metal for optimizing conductivity or for its process integration properties, such as its ability to provide an etch stop when forming contact holes for the metallization and wiring of the transistor device. The aforementioned selection criteria for the first and second metals applies to this and all other embodiments disclosed previously or subsequently.
  • The present invention does not recognize any limitations in regards to what types of first or second metals may be used in affecting the teachings of the present invention. Thus, metals commonly used at the transistor level, such as titanium, cobalt and the like, are specifically anticipated, as well as a plethora of more exotic metals and other alloys that provide an appropriate first and second Schottky barrier to optimize device performance. Various metal silicides may also be employed such as Platinum silicide, Palladium silicide, Iridium Silicide, and/or the rare-earth silicides, all of which should be considered as being within the scope of the teachings of the present invention. In another embodiment, the first and second metals are the same and may be provided in the same process step or in two different process steps.
  • An Indium or Arsenic layer 1540 is used as the channel and substrate dopants for an NMOS or PMOS devices, respectively. Boron may also be used as a channel and substrate dopant for the NMOS device. The gate electrode 1545 is fabricated from Boron or Phosphorous doped polysilicon films for the P-type and N-type devices, respectively. Alternatively, a metal gate may be used. The gate electrode 1545 has a gate insulator 1550 and an electrically insulating sidewall 1551, which may be an oxide, a nitride, or a multi-layer stack of differing insulating materials as shown in device 1500 in FIG. 15.
  • FIG. 16 shows a cross-sectional view of yet another preferred exemplary embodiment of the present invention, as exemplified by a metal-insulator-semiconductor (MIS) source-drain SB-MOS structure 1600. This embodiment comprises a SB-MOS device in which at least one of the source 1605 or drain 1610 regions consist of a first 1606 and second 1607 metal, so that there is no doping in the source and/or drain regions. In this embodiment, the device includes a first interfacial layer 1615, either conducting, semiconducting, or insulating, placed between the first metal 1606 and the semiconductor substrate 1601, the first interfacial layer 1615 being in contact with a channel region 1620, thereby forming a first Schottky barrier or ‘Schottky-like’ contact 1625 to the channel region 1620. A second thick interfacial layer 1617 is furthermore placed between the second metal 1607 and the semiconductor substrate 1601. The second interfacial layer 1617 may be provided by angled, rotated deposition. The second interfacial layer 1617 is not necessarily composed of the same material or materials of the first interfacial layer 1615. The second interfacial layer provides a large potential barrier to current transport from the second metal to the semiconductor substrate, thereby reducing source-drain leakage current. In another exemplary embodiment, the first and second metals are the same and may be provided in the same process step or in two different process steps.
  • The second interfacial layer may be provided by a source-drain localized LOCOS process, otherwise called a micro-LOCOS process. Following process step 700 shown in FIG. 7, a thin pad oxide is deposited, followed by deposition of a thicker nitride layer. An anisotropic etch is used to etch through the nitride and pad oxide in the source-drain region, exposing the semiconductor substrate. A thick oxide is thermally grown on the exposed semiconductor substrate and a phosphoric strip removes any exposed nitride layers. A short hydrofluoric acid dip removes the pad oxide on the vertical sidewalls of the channel region, followed by formation of a thin thermally grown nitride layer. An advantage of this present embodiment is it avoids placing a thick insulator on top of the gate electrode, which may be a result of a straight deposited insulator. A first metal is isotropically deposited, including in any regions below the gate electrode and is anisotropically etched. A second metal is directionally deposited, to minimize deposition on sidewalls of the gate electrode and a short isotropic etch is used to remove any metals deposited on the gate electrode sidewalls or other vertical surfaces. The transistor is masked and a more thorough isotropic etch of the second metal is provided. The present invention does not recognize any limitations in regards to what types of first or second metals may be used in affecting the teachings of the present invention. Thus, metals commonly used at the transistor level, such as titanium, cobalt and the like, are specifically anticipated, as well as a plethora of more exotic metals and other alloys that provide an appropriate first Schottky barrier to optimize device performance. Various metal silicides may also be employed, such as Platinum silicide, Palladium silicide, Iridium Silicide, and/or the rare-earth silicides, all of which should be considered as being within the scope of the teachings of the present invention.
  • An Indium or Arsenic layer 1640 is used as the channel and substrate dopants for an NMOS or PMOS devices, respectively. Boron may also be used for the channel and substrate dopant for NMOS. The gate electrode 1645 is fabricated from Boron or Phosphorous doped polysilicon films for the P-type and N-type devices, respectively. Alternatively, a metal gate may be used. The gate electrode 1645 has a gate insulator 1650 and an electrically insulating sidewall 1660, which may be an oxide, a nitride, or a multi-layer stack of differing insulating materials as shown in device 1600 in FIG. 16.
  • Referencing FIG. 16, in yet another exemplary embodiment, a metal-semiconductor (MIS) source-drain SB-MOS structure may be employed. In this structure, the first interfacial layer 1615 would not be provided, so that the first metal 1606 is in direct contact with the channel region 1620. To emphasize, no interfacial layer is provided between the first metal 1606 and the channel region 1620. In this embodiment, the first metal layer 1606 may be a metal, an alloy or a silicide. Furthermore, the second metal layer 1607 may be provided using the same methods described above, including for example directional deposition techniques.
  • FIG. 17 shows a cross-sectional view of yet another preferred exemplary embodiment of the present invention, as exemplified by a metal-insulator-semiconductor (MIS) source-drain SB-MOS structure 1700. This embodiment comprises a SB-MOS device in which the source 1705 and/or drain 1710 regions consist of a first 1706 and optionally a second 1707 metal, so that there is no doping in the source and/or drain regions. In this embodiment, the device includes an interfacial layer 1715, either conducting, semiconducting, or insulating, placed between the first metal 1706 and the semiconductor substrate 1701, the interfacial layer 1715 being in contact with a channel region 1720, thereby forming a first Schottky barrier or ‘Schottky-like’ contact 1725 to the channel region 1720. The source 1705 and drain 1710 regions are in contact with a buried oxide 1717, such as that of an SOI substrate. The buried oxide 1717 provides a large potential barrier to current transport from the second metal 1707 to the semiconductor substrate 1701, thereby reducing source-drain leakage current. In another exemplary embodiment, the first and second metals 1706,1707 are the same and may be provided in the same process step or in two different process steps.
  • The first and second metals 1706,1707 may be provided using the following exemplary process. Following process step 800 shown in FIG. 8, the first metal 1706 is isotropically deposited, including in any regions below the gate electrode 1745. The first metal 1706 is subsequently anisotropically etched. The second metal 1707 is then directionally deposited, to minimize deposition on sidewalls 1760 of the gate electrode 1745 and a short isotropic etch is used to remove any metals deposited on the gate electrode sidewalls 1760 or other vertical surfaces. The transistor is masked and a more thorough isotropic etch of the second metal 1707 is provided. The first and second metals 1706,1707 are selected based on criteria previously noted. In another embodiment, the first and second metals 1706,1707 are the same and may be provided in the same process step or in two different process steps.
  • An Indium or Arsenic layer is used as the channel dopants for an NMOS or PMOS devices, respectively. Boron may also be used for the channel and substrate dopant for NMOS. The gate electrode 1745 is fabricated from Boron or Phosphorous doped polysilicon films for the P-type and N-type devices, respectively. Alternatively, a metal gate may be used. The gate electrode 1745 has a gate insulator 1750 and the electrically insulating sidewall 1760, which may be an oxide, a nitride, or a multi-layer stack of differing insulating materials as shown in the structure 1700 in FIG. 17.
  • Referencing FIG. 17, in yet another exemplary embodiment, a metal-semiconductor (MIS) source-drain SB-MOS structure may be employed. In this structure, the interfacial layer 1715 would not be provided, so that the first metal 1706 is in direct contact with the channel region 1720. To emphasize, no interfacial layer is provided between the first metal 1706 and the channel region 1720. In this embodiment, the first metal layer 1706 may be a metal, an alloy or a silicide. Furthermore, the second metal layer 1707 may be provided using the same methods described above, including for example directional deposition techniques.
  • The present invention is particularly suitable for use in situations where short channel length MOSFETs are to be fabricated, especially in the range of channel lengths less than 100 nm. However, nothing in the teachings of the present invention limits application of the teachings of the present invention to these short channel length devices. Advantageous use of the teachings of the present invention may be had with channel lengths of any dimension. The present invention further anticipates the use of a plethora of channel, substrate and well implant profiles. For example, the channel implant may be a simple profile whose profile varies significantly in the vertical direction and is generally constant in the lateral direction. Or, for example the channel implant profile may be approximately symmetric, having a lateral maximum concentration in approximately the center of the channel region. Or, laterally and vertically non-uniform doping profiles may be used.
  • Although the present invention has been described with reference to preferred embodiments, persons skilled in the art will recognize that changes may be made in form and detail without departing from the spirit and scope of the invention. The present invention may be used with any of a number of channel, substrate and well implant profiles. The present invention applies to any use of metal source drain technology, whether it employs SOI substrate, strained Silicon substrate, SiGe substrate, FinFET technology, high K gate insulators, and metal gates. This list is not limitive. Any device for regulating the flow of electric current that employs metal source-drain contacts will have the benefits taught herein.
  • While, the present invention is particularly suitable for use with SB-MOS semiconductor devices, it may also be applied to other semiconductor devices. Thus, while this specification describes a fabrication process for use with SB-MOS devices, this term should be interpreted broadly to include any device for regulating the flow of electrical current having a conducting channel that has two or more points of electrical contact wherein at least one of the electrical contacts is a Schottky or Schottky-like contact.

Claims (23)

1. A MOSFET device comprising:
a gate electrode on a semiconductor substrate;
a source electrode and a drain electrode on the semiconductor substrate, wherein at least one of the source electrode and the drain electrode is metal; and
an interfacial layer between the substrate and at least one of the metal source and drain electrodes.
2. The device of claim 1 wherein the interfacial layer is disposed in areas at least proximal to the gate electrode.
3. The device of claim 1 wherein an entire Schottky or Schottky-like junction between the substrate and at least one of the metal source and drain electrodes incorporates the interfacial layer.
4. The device of claim 1 wherein at least in areas proximal to the gate electrode, a Schottky or Schottky-like junction between the substrate and at least one of the metal source and drain electrodes incorporates the interfacial layer.
5. The device of claim 1 wherein at least one of the metal source and drain electrodes having the interfacial layer form a Schottky or Schottky-like junction to the substrate.
6. The device of claim 1 wherein the interfacial layer comprises an insulator.
7. A method of manufacturing a MOSFET device for regulating a flow of electrical current, the method comprising:
providing a gate electrode on a semiconductor substrate;
exposing the semiconductor substrate in an area proximal to the gate electrode;
etching the semiconductor substrate on the exposed area using an at least partially isotropic etch;
depositing a thin film of metal in the etched area of the semiconductor substrate; and
reacting the metal with the semiconductor substrate such that at least one of a Schottky or Schottky-like source electrode and drain electrode is formed.
8. The method of claim 7 wherein the etching step is performed using an etch having a lateral etch rate of from approximately one-tenth to ten times of a vertical etch rate.
9. The method of claim 7 wherein the etching step is performed using an etch having approximately the same lateral and vertical etch rates.
10. The method of claim 7 wherein the gate electrode is provided by the steps comprising:
providing a thin insulating layer on the semiconductor substrate;
depositing a thin conducting film on the thin insulating layer;
patterning and etching the thin conducting film to form the gate electrode; and
forming at least one thin insulating layer on at least one sidewall of the gate electrode.
11. The method of claim 7 further comprising removing unreacted metal from the MOSFET device after forming the Schottky or Schottky-like source and drain electrodes.
12. The method of claim 7 wherein the reacting step is performed by thermal annealing.
13. The method of claim 7 wherein the source electrode and the drain electrode are formed from a member of the group consisting of: Platinum Silicide, Palladium Silicide and Iridium Silicide, and channel dopants in the semiconductor substrate are selected from the group consisting of: Arsenic, Phosphorous, and Antimony.
14. The method of claim 7 wherein the source electrode and the drain electrode are formed from a member of the group consisting of the rare-earth suicides, and channel dopants in the semiconductor substrate are selected from the group consisting of: Boron, Indium, and Gallium.
15. The method of claim 7 wherein Schottky or Schottky-like contact is formed at least in areas adjacent to a channel between the source and drain electrodes.
16. The method of claim 7 wherein an entire surface of the at least one of the source electrode and the drain electrode forms a Schottky or Schottky-like contact with the semiconductor substrate.
17. The method of claim 7 wherein before the step of providing the gate electrode, dopants are introduced into the semiconductor substrate.
18. The method of claim 7 wherein the semiconductor substrate has a channel dopant concentration that varies significantly in a vertical direction and is generally constant in a lateral direction.
19. A method of manufacturing a device for regulating a flow of electrical current, the method comprising:
exposing a semiconductor substrate in an area proximal to a gate electrode; etching the semiconductor substrate on the exposed area using an at least partially isotropic etch; and depositing and thermally annealing a thin film of metal with the semiconductor substrate such that a Schottky or Schottky-like source electrode and drain electrode is formed.
20. The method of claim 19 wherein the etching step is performed using an etch having a lateral etch rate of from approximately one-tenth to ten times of a vertical etch rate.
21. The method of claim 19 wherein the etching step is performed using an etch having approximately the same lateral and vertical etch rates.
22. The method of claim 19 wherein the etching step is performed using an etch having lateral and vertical etch rates such that a channel width of the device is reduced by between approximately 1 and 50 percent.
23. The method of claim 19 wherein the semiconductor substrate is heated during the depositing step, to encourage surface diffusion of metal atoms along a surface of the semiconductor substrate.
US10/970,688 2003-10-22 2004-10-21 Dynamic schottky barrier MOSFET device and method of manufacture Abandoned US20050139860A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US11/543,631 US20070026590A1 (en) 2003-10-22 2006-10-05 Dynamic Schottky barrier MOSFET device and method of manufacture
US12/568,655 US8058167B2 (en) 2003-10-22 2009-09-28 Dynamic Schottky barrier MOSFET device and method of manufacture
US13/296,162 US20120056250A1 (en) 2003-10-22 2011-11-14 Dynamic schottky barrier mosfet device and method of manufacture

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US51341003P 2003-10-22 2003-10-22
US51404103P 2003-10-24 2003-10-24

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/543,631 Division US20070026590A1 (en) 2003-10-22 2006-10-05 Dynamic Schottky barrier MOSFET device and method of manufacture

Publications (1)

Publication Number Publication Date
US20050139860A1 true US20050139860A1 (en) 2005-06-30

Family

ID=34468044

Family Applications (4)

Application Number Title Priority Date Filing Date
US10/970,688 Abandoned US20050139860A1 (en) 2003-10-22 2004-10-21 Dynamic schottky barrier MOSFET device and method of manufacture
US11/543,631 Abandoned US20070026590A1 (en) 2003-10-22 2006-10-05 Dynamic Schottky barrier MOSFET device and method of manufacture
US12/568,655 Expired - Fee Related US8058167B2 (en) 2003-10-22 2009-09-28 Dynamic Schottky barrier MOSFET device and method of manufacture
US13/296,162 Abandoned US20120056250A1 (en) 2003-10-22 2011-11-14 Dynamic schottky barrier mosfet device and method of manufacture

Family Applications After (3)

Application Number Title Priority Date Filing Date
US11/543,631 Abandoned US20070026590A1 (en) 2003-10-22 2006-10-05 Dynamic Schottky barrier MOSFET device and method of manufacture
US12/568,655 Expired - Fee Related US8058167B2 (en) 2003-10-22 2009-09-28 Dynamic Schottky barrier MOSFET device and method of manufacture
US13/296,162 Abandoned US20120056250A1 (en) 2003-10-22 2011-11-14 Dynamic schottky barrier mosfet device and method of manufacture

Country Status (3)

Country Link
US (4) US20050139860A1 (en)
EP (1) EP1683193A1 (en)
WO (1) WO2005038901A1 (en)

Cited By (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030139002A1 (en) * 1999-12-16 2003-07-24 Snyder John P. Short-channel schottky-barrier MOSFET device and manufacturing method
US20060043502A1 (en) * 2003-11-26 2006-03-02 International Business Machines Corporation Structure and method to fabricate finfet devices
US20060068591A1 (en) * 2004-09-29 2006-03-30 Marko Radosavljevic Fabrication of channel wraparound gate structure for field-effect transistor
US20060125121A1 (en) * 2004-12-15 2006-06-15 Chih-Hsin Ko Capacitor-less 1T-DRAM cell with Schottky source and drain
US20060186484A1 (en) * 2005-02-23 2006-08-24 Chau Robert S Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US20060214231A1 (en) * 2004-10-25 2006-09-28 Uday Shah Nonplanar device with thinned lower body portion and method of fabrication
US20060261411A1 (en) * 2003-06-27 2006-11-23 Hareland Scott A Nonplanar device with stress incorporation layer and method of fabrication
US20070148837A1 (en) * 2005-12-27 2007-06-28 Uday Shah Method of fabricating a multi-cornered film
US20070281402A1 (en) * 2004-12-03 2007-12-06 Jang Moon G Schottky barrier tunnel single electron transistor and method of manufacturing the same
US20080296614A1 (en) * 2004-01-08 2008-12-04 Kazuya Uejima Mis-Type Field-Effect Transistor
US20090090991A1 (en) * 2005-12-29 2009-04-09 Kee Joon Choi Method for Manufacturing Semiconductor Device
US20090162983A1 (en) * 2007-12-24 2009-06-25 Samsung Electronics Co., Ltd. Method of fabricating schottky barrier transistor
US20100065888A1 (en) * 2004-06-30 2010-03-18 Shaheen Mohamad A High mobility tri-gate devices and methods of fabrication
US7736956B2 (en) 2005-08-17 2010-06-15 Intel Corporation Lateral undercut of metal gate in SOI device
US7777250B2 (en) 2006-03-24 2010-08-17 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures and related methods for device fabrication
US7781771B2 (en) 2004-03-31 2010-08-24 Intel Corporation Bulk non-planar transistor having strained enhanced mobility and methods of fabrication
US7799592B2 (en) 2006-09-27 2010-09-21 Taiwan Semiconductor Manufacturing Company, Ltd. Tri-gate field-effect transistors formed by aspect ratio trapping
US7820513B2 (en) 2003-06-27 2010-10-26 Intel Corporation Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
CN101916719A (en) * 2010-07-17 2010-12-15 厦门大学 Method for adjusting Schottky contact barrier height of metal and N-type germanium
US7859053B2 (en) 2004-09-29 2010-12-28 Intel Corporation Independently accessed double-gate and tri-gate transistors in same process flow
US7879675B2 (en) 2005-03-14 2011-02-01 Intel Corporation Field effect transistor with metal source/drain regions
US7898041B2 (en) 2005-06-30 2011-03-01 Intel Corporation Block contact architectures for nanoscale channel transistors
US7902014B2 (en) 2005-09-28 2011-03-08 Intel Corporation CMOS devices with a single work function gate electrode and method of fabrication
US7960794B2 (en) 2004-08-10 2011-06-14 Intel Corporation Non-planar pMOS structure with a strained channel region and an integrated strained CMOS flow
US7989280B2 (en) 2005-11-30 2011-08-02 Intel Corporation Dielectric interface for group III-V semiconductor device
US8071983B2 (en) 2005-06-21 2011-12-06 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US20120025279A1 (en) * 2010-05-26 2012-02-02 Tsinghua University Low schottky barrier semiconductor structure and method for forming the same
US8183627B2 (en) 2004-12-01 2012-05-22 Taiwan Semiconductor Manufacturing Company, Ltd. Hybrid fin field-effect transistor structures and related methods
US8193567B2 (en) 2005-09-28 2012-06-05 Intel Corporation Process for integrating planar and non-planar CMOS transistors on a bulk substrate and article made thereby
US8216951B2 (en) 2006-09-27 2012-07-10 Taiwan Semiconductor Manufacturing Company, Ltd. Quantum tunneling devices and circuits with lattice-mismatched semiconductor structures
US20120181586A1 (en) * 2011-01-13 2012-07-19 Jun Luo Semiconductor device and manufacturing method thereof
US8237151B2 (en) 2009-01-09 2012-08-07 Taiwan Semiconductor Manufacturing Company, Ltd. Diode-based devices and methods for making the same
US8253211B2 (en) 2008-09-24 2012-08-28 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor sensor structures with reduced dislocation defect densities
US8274097B2 (en) 2008-07-01 2012-09-25 Taiwan Semiconductor Manufacturing Company, Ltd. Reduction of edge effects from aspect ratio trapping
US20120244689A1 (en) * 2010-04-20 2012-09-27 Texas Instruments Incorporated Schottky diode with control gate for optimization of the on state resistance, the reverse leakage, and the reverse breakdown
US8304805B2 (en) 2009-01-09 2012-11-06 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor diodes fabricated by aspect ratio trapping with coalesced films
US8324660B2 (en) 2005-05-17 2012-12-04 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US8329541B2 (en) 2007-06-15 2012-12-11 Taiwan Semiconductor Manufacturing Company, Ltd. InP-based transistor fabrication
US8344242B2 (en) 2007-09-07 2013-01-01 Taiwan Semiconductor Manufacturing Company, Ltd. Multi-junction solar cells
US8362566B2 (en) 2008-06-23 2013-01-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US8384196B2 (en) 2008-09-19 2013-02-26 Taiwan Semiconductor Manufacturing Company, Ltd. Formation of devices by epitaxial layer overgrowth
US8502263B2 (en) 2006-10-19 2013-08-06 Taiwan Semiconductor Manufacturing Company, Ltd. Light-emitter-based devices with lattice-mismatched semiconductor structures
US8513765B2 (en) 2010-07-19 2013-08-20 International Business Machines Corporation Formation method and structure for a well-controlled metallic source/drain semiconductor device
US8617945B2 (en) 2006-08-02 2013-12-31 Intel Corporation Stacking fault and twin blocking barrier for integrating III-V on Si
US8624103B2 (en) 2007-04-09 2014-01-07 Taiwan Semiconductor Manufacturing Company, Ltd. Nitride-based multi-junction solar cell modules and methods for making the same
US8629446B2 (en) 2009-04-02 2014-01-14 Taiwan Semiconductor Manufacturing Company, Ltd. Devices formed from a non-polar plane of a crystalline material and method of making the same
US8822248B2 (en) 2008-06-03 2014-09-02 Taiwan Semiconductor Manufacturing Company, Ltd. Epitaxial growth of crystalline material
US8847279B2 (en) 2006-09-07 2014-09-30 Taiwan Semiconductor Manufacturing Company, Ltd. Defect reduction using aspect ratio trapping
US8981427B2 (en) 2008-07-15 2015-03-17 Taiwan Semiconductor Manufacturing Company, Ltd. Polishing of small composite semiconductor materials
US9337307B2 (en) 2005-06-15 2016-05-10 Intel Corporation Method for fabricating transistor with thinned channel
US9508890B2 (en) 2007-04-09 2016-11-29 Taiwan Semiconductor Manufacturing Company, Ltd. Photovoltaics on silicon
US20170179118A1 (en) * 2015-12-17 2017-06-22 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and manufacturing method thereof
US9859381B2 (en) 2005-05-17 2018-01-02 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US9911827B2 (en) 2015-12-08 2018-03-06 Commissariat A L'energie Atomique Et Aux Energies Alternatives SBFET transistor and corresponding fabrication process
US9922969B1 (en) * 2016-09-21 2018-03-20 Globalfoundries Singapore Pte. Ltd. Integrated circuits having transistors with high holding voltage and methods of producing the same
US9984872B2 (en) 2008-09-19 2018-05-29 Taiwan Semiconductor Manufacturing Company, Ltd. Fabrication and structures of crystalline material
DE102018106191B4 (en) 2017-09-29 2023-06-15 Taiwan Semiconductor Manufacturing Company, Ltd. METHOD OF SELECTIVE FORMATION OF GATE SPACERS OF A FINFET USING A FLUORINATION PROCESS

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7504328B2 (en) * 2004-05-11 2009-03-17 National University Of Singapore Schottky barrier source/drain n-mosfet using ytterbium silicide
EP1929536A1 (en) * 2005-08-31 2008-06-11 Spinnaker Semiconductor, Inc. Metal source/drain schottky barrier silicon-on-nothing mosfet device and method thereof
CN101855938B (en) * 2007-09-10 2012-05-02 佛罗里达大学研究基金公司 Luminescent crystal and longitudinal field-effect transistors
CN101740388B (en) * 2008-11-10 2011-05-11 中芯国际集成电路制造(上海)有限公司 Method for manufacturing metal-semiconductor field effect transistor
US7871873B2 (en) * 2009-03-27 2011-01-18 Global Foundries Inc. Method of forming fin structures using a sacrificial etch stop layer on bulk semiconductor material
US20120104502A1 (en) * 2009-03-31 2012-05-03 Jx Nippon Mining & Metals Corporation Method of producing semiconductor device, and semiconductor device
US8178939B2 (en) * 2009-06-21 2012-05-15 Sematech, Inc. Interfacial barrier for work function modification of high performance CMOS devices
US8101486B2 (en) * 2009-10-07 2012-01-24 Globalfoundries Inc. Methods for forming isolated fin structures on bulk semiconductor material
CN102130011B (en) * 2010-12-30 2016-08-10 复旦大学 A kind of manufacture method of transistor
US8597994B2 (en) 2011-05-23 2013-12-03 GlobalFoundries, Inc. Semiconductor device and method of fabrication
US8816326B2 (en) * 2011-11-01 2014-08-26 Institute of Microelectronics, Chinese Academy of Sciences Semiconductor device and manufacturing method thereof
CN103165430A (en) * 2011-12-16 2013-06-19 中国科学院微电子研究所 Semiconductor device manufacturing method
US9000527B2 (en) 2012-05-15 2015-04-07 Apple Inc. Gate stack with electrical shunt in end portion of gate stack
US8912584B2 (en) 2012-10-23 2014-12-16 Apple Inc. PFET polysilicon layer with N-type end cap for electrical shunt
WO2014071343A1 (en) 2012-11-05 2014-05-08 University Of Florida Research Foundation, Inc. Brightness compensation in a display
US10510869B2 (en) 2016-05-06 2019-12-17 Silicet, LLC Devices and methods for a power transistor having a Schottky or Schottky-like contact
US9947787B2 (en) 2016-05-06 2018-04-17 Silicet, LLC Devices and methods for a power transistor having a schottky or schottky-like contact
US10056498B2 (en) * 2016-11-29 2018-08-21 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and manufacturing method thereof
EP3738151A4 (en) * 2018-01-12 2021-08-11 INTEL Corporation Source contact and channel interface to reduce body charging from band-to-band tunneling
US11228174B1 (en) 2019-05-30 2022-01-18 Silicet, LLC Source and drain enabled conduction triggers and immunity tolerance for integrated circuits
US10892362B1 (en) 2019-11-06 2021-01-12 Silicet, LLC Devices for LDMOS and other MOS transistors with hybrid contact
WO2022120175A1 (en) 2020-12-04 2022-06-09 Amplexia, Llc Ldmos with self-aligned body and hybrid source

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6091076A (en) * 1996-06-14 2000-07-18 Commissariat A L'energie Atomique Quantum WELL MOS transistor and methods for making same
US6303479B1 (en) * 1999-12-16 2001-10-16 Spinnaker Semiconductor, Inc. Method of manufacturing a short-channel FET with Schottky-barrier source and drain contacts
US20040026736A1 (en) * 2002-08-12 2004-02-12 Grupp Daniel E. Insulated gate field effect transistor having passivated schottky barriers to the channel

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH0697109A (en) 1992-09-16 1994-04-08 Fujitsu Ltd Semiconductor device
US5338698A (en) * 1992-12-18 1994-08-16 International Business Machines Corporation Method of fabricating an ultra-short channel field effect transistor
US5663584A (en) * 1994-05-31 1997-09-02 Welch; James D. Schottky barrier MOSFET systems and fabrication thereof
JPH1022462A (en) * 1996-06-28 1998-01-23 Sharp Corp Semiconductor device and manufacture thereof
TW333713B (en) * 1996-08-20 1998-06-11 Toshiba Co Ltd The semiconductor device and its producing method
JP3958388B2 (en) * 1996-08-26 2007-08-15 株式会社ルネサステクノロジ Semiconductor device
JP3378512B2 (en) 1998-10-16 2003-02-17 株式会社東芝 Semiconductor device
WO2003015181A1 (en) * 2001-08-10 2003-02-20 Spinnaker Semiconductor, Inc. Transistor having high dielectric constant gate insulating layer and source and drain forming schottky contact with substrate
US6974737B2 (en) * 2002-05-16 2005-12-13 Spinnaker Semiconductor, Inc. Schottky barrier CMOS fabrication method
JP4237595B2 (en) * 2003-09-24 2009-03-11 株式会社東芝 Static random access memory
KR100536612B1 (en) * 2003-10-09 2005-12-14 삼성전자주식회사 Semiconductor Device Having Well Structure For Improving Soft Error Rate Immunity And Latch-up Immunity And Fabrication The Same

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6091076A (en) * 1996-06-14 2000-07-18 Commissariat A L'energie Atomique Quantum WELL MOS transistor and methods for making same
US6303479B1 (en) * 1999-12-16 2001-10-16 Spinnaker Semiconductor, Inc. Method of manufacturing a short-channel FET with Schottky-barrier source and drain contacts
US20040026736A1 (en) * 2002-08-12 2004-02-12 Grupp Daniel E. Insulated gate field effect transistor having passivated schottky barriers to the channel

Cited By (149)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7052945B2 (en) * 1999-12-16 2006-05-30 Spinnaker Semiconductor, Inc. Short-channel Schottky-barrier MOSFET device and manufacturing method
US20050051815A1 (en) * 1999-12-16 2005-03-10 Snyder John P. Short-channel Schottky-barrier MOSFET device and manufacturing method
US20100032771A1 (en) * 1999-12-16 2010-02-11 Avolare 2, Llc Short-channel schottky-barrier mosfet device and manufacturing method
US20030139002A1 (en) * 1999-12-16 2003-07-24 Snyder John P. Short-channel schottky-barrier MOSFET device and manufacturing method
US7714397B2 (en) 2003-06-27 2010-05-11 Intel Corporation Tri-gate transistor device with stress incorporation layer and method of fabrication
US7820513B2 (en) 2003-06-27 2010-10-26 Intel Corporation Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US8273626B2 (en) 2003-06-27 2012-09-25 Intel Corporationn Nonplanar semiconductor device with partially or fully wrapped around gate electrode and methods of fabrication
US20060261411A1 (en) * 2003-06-27 2006-11-23 Hareland Scott A Nonplanar device with stress incorporation layer and method of fabrication
US8405164B2 (en) 2003-06-27 2013-03-26 Intel Corporation Tri-gate transistor device with stress incorporation layer and method of fabrication
US7470629B2 (en) * 2003-11-26 2008-12-30 International Business Machines Corporation Structure and method to fabricate finfet devices
US20060043502A1 (en) * 2003-11-26 2006-03-02 International Business Machines Corporation Structure and method to fabricate finfet devices
US20080296614A1 (en) * 2004-01-08 2008-12-04 Kazuya Uejima Mis-Type Field-Effect Transistor
US7579636B2 (en) * 2004-01-08 2009-08-25 Nec Corporation MIS-type field-effect transistor
US7781771B2 (en) 2004-03-31 2010-08-24 Intel Corporation Bulk non-planar transistor having strained enhanced mobility and methods of fabrication
US20100065888A1 (en) * 2004-06-30 2010-03-18 Shaheen Mohamad A High mobility tri-gate devices and methods of fabrication
US8084818B2 (en) 2004-06-30 2011-12-27 Intel Corporation High mobility tri-gate devices and methods of fabrication
US7960794B2 (en) 2004-08-10 2011-06-14 Intel Corporation Non-planar pMOS structure with a strained channel region and an integrated strained CMOS flow
US8268709B2 (en) 2004-09-29 2012-09-18 Intel Corporation Independently accessed double-gate and tri-gate transistors in same process flow
US20060068591A1 (en) * 2004-09-29 2006-03-30 Marko Radosavljevic Fabrication of channel wraparound gate structure for field-effect transistor
US8399922B2 (en) 2004-09-29 2013-03-19 Intel Corporation Independently accessed double-gate and tri-gate transistors
US7915167B2 (en) 2004-09-29 2011-03-29 Intel Corporation Fabrication of channel wraparound gate structure for field-effect transistor
US7859053B2 (en) 2004-09-29 2010-12-28 Intel Corporation Independently accessed double-gate and tri-gate transistors in same process flow
US20060214231A1 (en) * 2004-10-25 2006-09-28 Uday Shah Nonplanar device with thinned lower body portion and method of fabrication
US8502351B2 (en) 2004-10-25 2013-08-06 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US8749026B2 (en) 2004-10-25 2014-06-10 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US10236356B2 (en) 2004-10-25 2019-03-19 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US9741809B2 (en) 2004-10-25 2017-08-22 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US8067818B2 (en) 2004-10-25 2011-11-29 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US9190518B2 (en) 2004-10-25 2015-11-17 Intel Corporation Nonplanar device with thinned lower body portion and method of fabrication
US8183627B2 (en) 2004-12-01 2012-05-22 Taiwan Semiconductor Manufacturing Company, Ltd. Hybrid fin field-effect transistor structures and related methods
US7605065B2 (en) * 2004-12-03 2009-10-20 Electronics And Telecommunications Research Institute Schottky barrier tunnel single electron transistor and method of manufacturing the same
US20070281402A1 (en) * 2004-12-03 2007-12-06 Jang Moon G Schottky barrier tunnel single electron transistor and method of manufacturing the same
US20060125121A1 (en) * 2004-12-15 2006-06-15 Chih-Hsin Ko Capacitor-less 1T-DRAM cell with Schottky source and drain
US20060186484A1 (en) * 2005-02-23 2006-08-24 Chau Robert S Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US9368583B2 (en) 2005-02-23 2016-06-14 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8816394B2 (en) 2005-02-23 2014-08-26 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7825481B2 (en) 2005-02-23 2010-11-02 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US9048314B2 (en) 2005-02-23 2015-06-02 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US9748391B2 (en) 2005-02-23 2017-08-29 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8664694B2 (en) 2005-02-23 2014-03-04 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US10121897B2 (en) 2005-02-23 2018-11-06 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7893506B2 (en) 2005-02-23 2011-02-22 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8368135B2 (en) 2005-02-23 2013-02-05 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US20100295129A1 (en) * 2005-02-23 2010-11-25 Chau Robert S Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US8183646B2 (en) 2005-02-23 2012-05-22 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US9614083B2 (en) 2005-02-23 2017-04-04 Intel Corporation Field effect transistor with narrow bandgap source and drain regions and method of fabrication
US7879675B2 (en) 2005-03-14 2011-02-01 Intel Corporation Field effect transistor with metal source/drain regions
US11251272B2 (en) 2005-05-17 2022-02-15 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US8324660B2 (en) 2005-05-17 2012-12-04 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US8519436B2 (en) 2005-05-17 2013-08-27 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US9431243B2 (en) 2005-05-17 2016-08-30 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US8629477B2 (en) 2005-05-17 2014-01-14 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US10522629B2 (en) 2005-05-17 2019-12-31 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US9859381B2 (en) 2005-05-17 2018-01-02 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US8987028B2 (en) 2005-05-17 2015-03-24 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US8796734B2 (en) 2005-05-17 2014-08-05 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US9219112B2 (en) 2005-05-17 2015-12-22 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures with reduced dislocation defect densities and related methods for device fabrication
US9337307B2 (en) 2005-06-15 2016-05-10 Intel Corporation Method for fabricating transistor with thinned channel
US9806195B2 (en) 2005-06-15 2017-10-31 Intel Corporation Method for fabricating transistor with thinned channel
US9385180B2 (en) 2005-06-21 2016-07-05 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US9761724B2 (en) 2005-06-21 2017-09-12 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US8933458B2 (en) 2005-06-21 2015-01-13 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US8071983B2 (en) 2005-06-21 2011-12-06 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US8581258B2 (en) 2005-06-21 2013-11-12 Intel Corporation Semiconductor device structures and methods of forming semiconductor structures
US7898041B2 (en) 2005-06-30 2011-03-01 Intel Corporation Block contact architectures for nanoscale channel transistors
US7736956B2 (en) 2005-08-17 2010-06-15 Intel Corporation Lateral undercut of metal gate in SOI device
US8193567B2 (en) 2005-09-28 2012-06-05 Intel Corporation Process for integrating planar and non-planar CMOS transistors on a bulk substrate and article made thereby
US7902014B2 (en) 2005-09-28 2011-03-08 Intel Corporation CMOS devices with a single work function gate electrode and method of fabrication
US8294180B2 (en) 2005-09-28 2012-10-23 Intel Corporation CMOS devices with a single work function gate electrode and method of fabrication
US7989280B2 (en) 2005-11-30 2011-08-02 Intel Corporation Dielectric interface for group III-V semiconductor device
US20070148837A1 (en) * 2005-12-27 2007-06-28 Uday Shah Method of fabricating a multi-cornered film
US20090090991A1 (en) * 2005-12-29 2009-04-09 Kee Joon Choi Method for Manufacturing Semiconductor Device
US10074536B2 (en) 2006-03-24 2018-09-11 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures and related methods for device fabrication
US8878243B2 (en) 2006-03-24 2014-11-04 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures and related methods for device fabrication
US7777250B2 (en) 2006-03-24 2010-08-17 Taiwan Semiconductor Manufacturing Company, Ltd. Lattice-mismatched semiconductor structures and related methods for device fabrication
US8617945B2 (en) 2006-08-02 2013-12-31 Intel Corporation Stacking fault and twin blocking barrier for integrating III-V on Si
US8847279B2 (en) 2006-09-07 2014-09-30 Taiwan Semiconductor Manufacturing Company, Ltd. Defect reduction using aspect ratio trapping
US9318325B2 (en) 2006-09-07 2016-04-19 Taiwan Semiconductor Manufacturing Company, Ltd. Defect reduction using aspect ratio trapping
US9818819B2 (en) 2006-09-07 2017-11-14 Taiwan Semiconductor Manufacturing Company, Ltd. Defect reduction using aspect ratio trapping
US7799592B2 (en) 2006-09-27 2010-09-21 Taiwan Semiconductor Manufacturing Company, Ltd. Tri-gate field-effect transistors formed by aspect ratio trapping
US9105522B2 (en) 2006-09-27 2015-08-11 Taiwan Semiconductor Manufacturing Company, Ltd. Quantum tunneling devices and circuits with lattice-mismatched semiconductor structures
US8216951B2 (en) 2006-09-27 2012-07-10 Taiwan Semiconductor Manufacturing Company, Ltd. Quantum tunneling devices and circuits with lattice-mismatched semiconductor structures
US9559712B2 (en) 2006-09-27 2017-01-31 Taiwan Semiconductor Manufacturing Company, Ltd. Quantum tunneling devices and circuits with lattice-mismatched semiconductor structures
US8860160B2 (en) 2006-09-27 2014-10-14 Taiwan Semiconductor Manufacturing Company, Ltd. Quantum tunneling devices and circuits with lattice-mismatched semiconductor structures
US8629047B2 (en) 2006-09-27 2014-01-14 Taiwan Semiconductor Manufacturing Company, Ltd. Quantum tunneling devices and circuits with lattice-mismatched semiconductor structures
US8502263B2 (en) 2006-10-19 2013-08-06 Taiwan Semiconductor Manufacturing Company, Ltd. Light-emitter-based devices with lattice-mismatched semiconductor structures
US10468551B2 (en) 2006-10-19 2019-11-05 Taiwan Semiconductor Manufacturing Company, Ltd. Light-emitter-based devices with lattice-mismatched semiconductor structures
US9508890B2 (en) 2007-04-09 2016-11-29 Taiwan Semiconductor Manufacturing Company, Ltd. Photovoltaics on silicon
US9853176B2 (en) 2007-04-09 2017-12-26 Taiwan Semiconductor Manufacturing Company, Ltd. Nitride-based multi-junction solar cell modules and methods for making the same
US8624103B2 (en) 2007-04-09 2014-01-07 Taiwan Semiconductor Manufacturing Company, Ltd. Nitride-based multi-junction solar cell modules and methods for making the same
US9543472B2 (en) 2007-04-09 2017-01-10 Taiwan Semiconductor Manufacturing Company, Ltd. Diode-based devices and methods for making the same
US9040331B2 (en) 2007-04-09 2015-05-26 Taiwan Semiconductor Manufacturing Company, Ltd. Diode-based devices and methods for making the same
US9231073B2 (en) 2007-04-09 2016-01-05 Taiwan Semiconductor Manufacturing Company, Ltd. Diode-based devices and methods for making the same
US9853118B2 (en) 2007-04-09 2017-12-26 Taiwan Semiconductor Manufacturing Company, Ltd. Diode-based devices and methods for making the same
US10680126B2 (en) 2007-04-09 2020-06-09 Taiwan Semiconductor Manufacturing Company, Ltd. Photovoltaics on silicon
US9780190B2 (en) 2007-06-15 2017-10-03 Taiwan Semiconductor Manufacturing Company, Ltd. InP-based transistor fabrication
US8329541B2 (en) 2007-06-15 2012-12-11 Taiwan Semiconductor Manufacturing Company, Ltd. InP-based transistor fabrication
US8344242B2 (en) 2007-09-07 2013-01-01 Taiwan Semiconductor Manufacturing Company, Ltd. Multi-junction solar cells
US10002981B2 (en) 2007-09-07 2018-06-19 Taiwan Semiconductor Manufacturing Company, Ltd. Multi-junction solar cells
US7674665B2 (en) * 2007-12-24 2010-03-09 Samsung Electronics Co., Ltd. Method of fabricating Schottky barrier transistor
US7902011B2 (en) 2007-12-24 2011-03-08 Samsung Electronics Co., Ltd. Method of fabricating Schottky barrier transistor
US20100112771A1 (en) * 2007-12-24 2010-05-06 Sung-Ho Park Method of fabricating Schottky barrier transistor
US20090162983A1 (en) * 2007-12-24 2009-06-25 Samsung Electronics Co., Ltd. Method of fabricating schottky barrier transistor
US8822248B2 (en) 2008-06-03 2014-09-02 Taiwan Semiconductor Manufacturing Company, Ltd. Epitaxial growth of crystalline material
US10961639B2 (en) 2008-06-03 2021-03-30 Taiwan Semiconductor Manufacturing Company, Ltd. Epitaxial growth of crystalline material
US9365949B2 (en) 2008-06-03 2016-06-14 Taiwan Semiconductor Manufacturing Company, Ltd. Epitaxial growth of crystalline material
US9806193B2 (en) 2008-06-23 2017-10-31 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US9450092B2 (en) 2008-06-23 2016-09-20 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US8362566B2 (en) 2008-06-23 2013-01-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US8741733B2 (en) 2008-06-23 2014-06-03 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US9224754B2 (en) 2008-06-23 2015-12-29 Intel Corporation Stress in trigate devices using complimentary gate fill materials
US9640395B2 (en) 2008-07-01 2017-05-02 Taiwan Semiconductor Manufacturing Company, Ltd. Reduction of edge effects from aspect ratio trapping
US8994070B2 (en) 2008-07-01 2015-03-31 Taiwan Semiconductor Manufacturing Company, Ltd. Reduction of edge effects from aspect ratio trapping
US9356103B2 (en) 2008-07-01 2016-05-31 Taiwan Semiconductor Manufacturing Company, Ltd. Reduction of edge effects from aspect ratio trapping
US8274097B2 (en) 2008-07-01 2012-09-25 Taiwan Semiconductor Manufacturing Company, Ltd. Reduction of edge effects from aspect ratio trapping
US8629045B2 (en) 2008-07-01 2014-01-14 Taiwan Semiconductor Manufacturing Company, Ltd. Reduction of edge effects from aspect ratio trapping
US9287128B2 (en) 2008-07-15 2016-03-15 Taiwan Semiconductor Manufacturing Company, Ltd. Polishing of small composite semiconductor materials
US9607846B2 (en) 2008-07-15 2017-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. Polishing of small composite semiconductor materials
US8981427B2 (en) 2008-07-15 2015-03-17 Taiwan Semiconductor Manufacturing Company, Ltd. Polishing of small composite semiconductor materials
US9984872B2 (en) 2008-09-19 2018-05-29 Taiwan Semiconductor Manufacturing Company, Ltd. Fabrication and structures of crystalline material
US8384196B2 (en) 2008-09-19 2013-02-26 Taiwan Semiconductor Manufacturing Company, Ltd. Formation of devices by epitaxial layer overgrowth
US9934967B2 (en) 2008-09-19 2018-04-03 Taiwan Semiconductor Manufacturing Co., Ltd. Formation of devices by epitaxial layer overgrowth
US8809106B2 (en) 2008-09-24 2014-08-19 Taiwan Semiconductor Manufacturing Company, Ltd. Method for semiconductor sensor structures with reduced dislocation defect densities
US9455299B2 (en) 2008-09-24 2016-09-27 Taiwan Semiconductor Manufacturing Company, Ltd. Methods for semiconductor sensor structures with reduced dislocation defect densities
US8253211B2 (en) 2008-09-24 2012-08-28 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor sensor structures with reduced dislocation defect densities
US9105549B2 (en) 2008-09-24 2015-08-11 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor sensor structures with reduced dislocation defect densities
US8304805B2 (en) 2009-01-09 2012-11-06 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor diodes fabricated by aspect ratio trapping with coalesced films
US8237151B2 (en) 2009-01-09 2012-08-07 Taiwan Semiconductor Manufacturing Company, Ltd. Diode-based devices and methods for making the same
US9299562B2 (en) 2009-04-02 2016-03-29 Taiwan Semiconductor Manufacturing Company, Ltd. Devices formed from a non-polar plane of a crystalline material and method of making the same
US9576951B2 (en) 2009-04-02 2017-02-21 Taiwan Semiconductor Manufacturing Company, Ltd. Devices formed from a non-polar plane of a crystalline material and method of making the same
US8629446B2 (en) 2009-04-02 2014-01-14 Taiwan Semiconductor Manufacturing Company, Ltd. Devices formed from a non-polar plane of a crystalline material and method of making the same
US8728920B2 (en) * 2010-04-20 2014-05-20 National Semiconductor Corporation Schottky diode with control gate for optimization of the on state resistance, the reverse leakage, and the reverse breakdown
US20120244689A1 (en) * 2010-04-20 2012-09-27 Texas Instruments Incorporated Schottky diode with control gate for optimization of the on state resistance, the reverse leakage, and the reverse breakdown
US20120025279A1 (en) * 2010-05-26 2012-02-02 Tsinghua University Low schottky barrier semiconductor structure and method for forming the same
CN101916719A (en) * 2010-07-17 2010-12-15 厦门大学 Method for adjusting Schottky contact barrier height of metal and N-type germanium
US8513765B2 (en) 2010-07-19 2013-08-20 International Business Machines Corporation Formation method and structure for a well-controlled metallic source/drain semiconductor device
US20120181586A1 (en) * 2011-01-13 2012-07-19 Jun Luo Semiconductor device and manufacturing method thereof
US9012965B2 (en) * 2011-01-13 2015-04-21 Institute of Microelectronics, Chinese Academy of Sciences Semiconductor device and manufacturing method thereof
US9911827B2 (en) 2015-12-08 2018-03-06 Commissariat A L'energie Atomique Et Aux Energies Alternatives SBFET transistor and corresponding fabrication process
US20170179118A1 (en) * 2015-12-17 2017-06-22 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device and manufacturing method thereof
TWI622094B (en) * 2015-12-17 2018-04-21 台灣積體電路製造股份有限公司 Semiconductor device and manufacturing method thereof
US10510752B2 (en) * 2015-12-17 2019-12-17 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and manufacturing method thereof
US20180053762A1 (en) * 2015-12-17 2018-02-22 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and manufacturing method thereof
US9799649B2 (en) * 2015-12-17 2017-10-24 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and manufacturing method thereof
US10998312B2 (en) 2015-12-17 2021-05-04 Taiwan Semiconductor Manufacturing Company Limited Semiconductor device and manufacturing method thereof
CN106972054A (en) * 2015-12-17 2017-07-21 台湾积体电路制造股份有限公司 Semiconductor devices and its manufacture method
US20180082995A1 (en) * 2016-09-21 2018-03-22 Globalfoundries Singapore Pte. Ltd. Integrated circuits having transistors with high holding voltage and methods of producing the same
US9922969B1 (en) * 2016-09-21 2018-03-20 Globalfoundries Singapore Pte. Ltd. Integrated circuits having transistors with high holding voltage and methods of producing the same
DE102018106191B4 (en) 2017-09-29 2023-06-15 Taiwan Semiconductor Manufacturing Company, Ltd. METHOD OF SELECTIVE FORMATION OF GATE SPACERS OF A FINFET USING A FLUORINATION PROCESS

Also Published As

Publication number Publication date
US20120056250A1 (en) 2012-03-08
US8058167B2 (en) 2011-11-15
EP1683193A1 (en) 2006-07-26
US20070026590A1 (en) 2007-02-01
WO2005038901A1 (en) 2005-04-28
US20100015802A1 (en) 2010-01-21

Similar Documents

Publication Publication Date Title
US8058167B2 (en) Dynamic Schottky barrier MOSFET device and method of manufacture
US7291524B2 (en) Schottky-barrier mosfet manufacturing method using isotropic etch process
US10374068B2 (en) Tunnel field effect transistors
US8476139B2 (en) High performance MOSFET
US20100013015A1 (en) Metal source/drain schottky barrier silicon-on-nothing mosfet device
US7939902B2 (en) Field effect transistor having source and/or drain forming schottky or schottky-like contact with strained semiconductor substrate
US20080237655A1 (en) Semiconductor apparatus and method for manufacturing same
US8084305B2 (en) Isolation spacer for thin SOI devices
US20070063277A1 (en) Multiple low and high k gate oxides on single gate for lower miller capacitance and improved drive current
US6509609B1 (en) Grooved channel schottky MOSFET
US9679963B2 (en) Semiconductor structure and a method for processing a carrier
EP1858066A2 (en) Semiconductor devices
US20120119268A1 (en) Mixed Junction Source/Drain Field-Effect-Transistor and Method of Making the Same
US7648880B2 (en) Nitride-encapsulated FET (NNCFET)

Legal Events

Date Code Title Description
AS Assignment

Owner name: SPINNAKER SEMICONDUCTOR, INC., MINNESOTA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SNYDER, JOHN P.;LARSON, JOHN M.;REEL/FRAME:016186/0779

Effective date: 20050304

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION