US20050037576A1 - Method of manufacturing an array of bi-directional nonvolatile memory cells - Google Patents

Method of manufacturing an array of bi-directional nonvolatile memory cells Download PDF

Info

Publication number
US20050037576A1
US20050037576A1 US10/641,432 US64143203A US2005037576A1 US 20050037576 A1 US20050037576 A1 US 20050037576A1 US 64143203 A US64143203 A US 64143203A US 2005037576 A1 US2005037576 A1 US 2005037576A1
Authority
US
United States
Prior art keywords
region
layer
floating gate
spaced apart
trench
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/641,432
Other versions
US6861315B1 (en
Inventor
Bomy Chen
Sohrab Kianian
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Silicon Storage Technology Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/641,432 priority Critical patent/US6861315B1/en
Assigned to SILICON STORAGE TECHNOLOGY, INC. reassignment SILICON STORAGE TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIANIAN, SOHRAB, CHEN, BOMY
Publication of US20050037576A1 publication Critical patent/US20050037576A1/en
Application granted granted Critical
Publication of US6861315B1 publication Critical patent/US6861315B1/en
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SILICON STORAGE TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT reassignment WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INC., MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to MICROSEMI STORAGE SOLUTIONS, INC., MICROSEMI CORPORATION, SILICON STORAGE TECHNOLOGY, INC., MICROCHIP TECHNOLOGY INC., ATMEL CORPORATION reassignment MICROSEMI STORAGE SOLUTIONS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT
Assigned to WELLS FARGO BANK, NATIONAL ASSOCIATION reassignment WELLS FARGO BANK, NATIONAL ASSOCIATION SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INC., MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT reassignment WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ATMEL CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., SILICON STORAGE TECHNOLOGY, INC.
Assigned to ATMEL CORPORATION, MICROSEMI CORPORATION, MICROCHIP TECHNOLOGY INCORPORATED, SILICON STORAGE TECHNOLOGY, INC., MICROSEMI STORAGE SOLUTIONS, INC. reassignment ATMEL CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT
Assigned to SILICON STORAGE TECHNOLOGY, INC. reassignment SILICON STORAGE TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT
Assigned to MICROSEMI STORAGE SOLUTIONS, INC., MICROCHIP TECHNOLOGY INCORPORATED, SILICON STORAGE TECHNOLOGY, INC., MICROSEMI CORPORATION, ATMEL CORPORATION reassignment MICROSEMI STORAGE SOLUTIONS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT
Assigned to MICROSEMI CORPORATION, ATMEL CORPORATION, SILICON STORAGE TECHNOLOGY, INC., MICROCHIP TECHNOLOGY INCORPORATED, MICROSEMI STORAGE SOLUTIONS, INC. reassignment MICROSEMI CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT
Assigned to SILICON STORAGE TECHNOLOGY, INC., MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., MICROCHIP TECHNOLOGY INCORPORATED, ATMEL CORPORATION reassignment SILICON STORAGE TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT
Assigned to MICROSEMI CORPORATION, MICROSEMI STORAGE SOLUTIONS, INC., ATMEL CORPORATION, SILICON STORAGE TECHNOLOGY, INC., MICROCHIP TECHNOLOGY INCORPORATED reassignment MICROSEMI CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region

Definitions

  • the present invention relates to a method of manufacturing an array of bi-directional nonvolatile memory cells using a floating gate for storage of charges.
  • Nonvolatile memory cells have a floating gate for the storage of charges thereon to control the conduction of current in a channel in a substrate of a semiconductive material is well known in the art. See, for example, U.S. Pat. No. 5,029,130 whose disclosure is incorporated herein by reference in its entirety.
  • a split gate nonvolatile memory cell having a floating gate with source side injection and poly to poly tunneling is disclosed.
  • the memory cell has a first region and a second region with a channel region therebetween with the channel region having a first portion and a second portion.
  • a floating gate is disposed over a first portion of the channel region is insulated therefrom and controls the conduction of current in the channel region depending upon the charges stored in the floating gate.
  • a word line/erase gate is disposed over a second portion of the channel region and is insulated therefrom and controls the conduction of current in the second portion of the channel region.
  • the cell is programmed when electrons through the mechanism of hot electron channel injection are injected from the channel region onto the floating gate.
  • the cell is erased by electrons from the floating gate tunneling to the erase gate through the mechanism of Fowler-Nordheim tunneling.
  • the floating gate is characterized by having a sharp tip to facilitate the tunneling of electrons from the floating gate to the control gate.
  • the control gate/erase gate performs two functions. First, it controls the conduction of current in the second portion of the channel region during the operations of programming and read. Secondly, it is supplied with a high voltage during the erase operation to attract the electrons from the spaced apart and insulated floating gate. These two functions have compromised the design of a single member which must perform both functions. Specifically, during programming and read, the word line/control gate receives low voltage whereas during erase, it must receive a high voltage.
  • Bidirectional non-volatile memory cells using trapping charge materials are well known in the art. See, for example, U.S. Pat. Nos. 5,768,192 and 6,011,725.
  • the present invention relates to a method of forming an array of bi-directional non-volatile memory cells in a substrate of a substantially single crystalline semiconductive material.
  • the material has a first conductivity type with the substrate having a substantially planar surface.
  • the method comprises forming a plurality of spaced apart substantially parallel trenches in a first direction in the planar surface. Each of the trenches has a sidewall and a bottom. A region of a second conductivity type is formed in the bottom of each trench.
  • a floating gate is formed in each trench insulated and spaced apart from the sidewall of the trench. The floating gate has a first end near the bottom and a second end furthest away from the bottom.
  • a layer of tunneling oxide is formed about the second end of each floating gate.
  • a layer of word region is formed on the layer of tunneling oxide.
  • the layer of word region extends in a second direction substantially perpendicular to the first direction.
  • the layer of word region is cut into a plurality of strips in the second direction to form a plurality of spaced apart word lines. Each strip is spaced apart from one another and substantially parallel to one another, and cuts through the floating gate in each of the trenches. Electrical connections are made to each of the region of second conductivity type and each of the plurality of spaced apart word lines.
  • FIG. 1A is a cross-sectional view of a portion of an array of nonvolatile memory cells made by the method of the present invention.
  • FIG. 1B is a schematic circuit diagram of an array of memory cells made by the method of the present invention.
  • FIGS. 2A-2K are the steps showing the method of the present invention for manufacturing the array of non-volatile memory cells.
  • FIG. 1A there is shown a cross-sectional view of a portion of an array of nonvolatile memory cells 10 made by the method of the present invention.
  • the cell 10 is similar to the cell shown and described in U.S. Pat. No. 5,029,130, whose disclosure is incorporated herein in its entirety by reference. However, unlike the cell shown and described in U.S. Pat. No. 5,029,130, which has one floating gate and operates in one direction, the cell 10 has two floating gates and as will be seen, operates bidirectionally.
  • the memory cell 10 is formed in a substantially single crystalline semiconductor substrate 12 , such as silicon.
  • the substrate 12 is of a first conductivity type, such as P type.
  • the substrate 12 also has a planar surface 8 .
  • first region 14 of a second conductivity type Within the substrate 12 is a first region 14 of a second conductivity type.
  • a second region 16 of a second conductivity type is spaced apart from the first region 14 .
  • a channel region Between the first region 14 and the second region 16 is a channel region.
  • Each of the first region 14 and a second region 16 lies in a trench in the substrate 12 with a portion of the channel region being a planar surface 8 .
  • Each of the trenches has a bottom and a side wall with the first region 14 and the second region 16 being at the bottom of each trench.
  • the channel region has three portions: a first portion 4 which is along a sidewall of a first trench, a second portion 6 which is along a sidewall of a second trench, and the planar surface portion 8 which is between the first portion 4 and the second portion 6 .
  • a first floating gate 18 A and a second floating gate 18 B are along the side of the sidewalls, 4 and 6 , respectively, and spaced apart therefrom and insulated therefrom.
  • each of the floating gate 18 A and 18 B controls the conduction of the portions 4 and 6 , respectively of the channel region.
  • each cell 10 has a control gate 26 .
  • the control gate 26 is substantially parallel to the planar surface 8 and controls the portion 8 of the channel region which is along the planar surface 8 .
  • a first contact 30 contacts the first region 14 and a second contact 28 contacts the second region 16 .
  • each of the contacts 30 and 28 extend into the trench.
  • Each of the floating gates 18 A and 18 B has a tip 22 A and 22 B respectively which are pointed away from the bottom of the trenches where the first region 14 and second region 16 lie.
  • the tips 22 A and 22 B are adjacent to but spaced apart and insulated from the control gate 26 by a layer of tunneling oxide.
  • the operation of the cell 10 is as follows.
  • the first region 14 is held at a small positive voltage such as 3.0 volts
  • the control gate 26 is at a voltage sufficient to turn on the third portion 8 of the channel region
  • the second region 16 is held at a programming voltage such as+12 volts.
  • the depletion region of the first region 14 would expand through the first portion 4 of the channel region.
  • the third portion 8 of the channel region being turned on by the control gate 26
  • the first portion 4 being turned on
  • electrons are accelerated as they traverse to the second region 16 and are injected onto the second floating gate 18 B through the mechanism of hot channel electron injection similar to the operation described in U.S. Pat. No. 5,029,130.
  • the voltages on the first region 14 and the second region 16 are reversed.
  • the first region 14 and the second region 16 are held at ground.
  • the control gate 26 is held at a high potential such as+12 volts.
  • the electrons stored on the floating gate 18 A and 18 B are attracted by the high positive potential on the control gate 26 and through the mechanism of Fowler-Nordheim tunneling, they tunnel from the tips 22 of the floating gate 18 through the interpoly oxide to the control gate 26 .
  • the second region 16 is held at ground.
  • the control gate line 26 is held at+2 volts sufficient to turn on the third portion 8 of the channel region.
  • a positive potential such as+3 volts is applied to the first region 14 .
  • the depletion region would extend to the third portion 8 of the channel region. Conduction of the electrons in the channel region between the first region 14 and the second region 16 would then depend upon the state of the floating gate 18 B.
  • the operation of the cell 10 is similar to the operation of cell disclosed in U.S. Pat. No. 5,029,130, except the cell 10 operates bidirectionally.
  • FIG. 1B A schematic view of an array 110 employing a plurality of cells 10 arranged in a plurality of rows and columns is shown in FIG. 1B .
  • the terms “row” and “column” are interchangeable.
  • the control gate 26 is connected together.
  • the contact line 30 connects the first regions 14 together.
  • the contact line 28 connects the second region 16 together.
  • the voltages applied to the various selected and unselected cells 10 and portions thereof for the operations of program, erase and read for the array 110 are as follows: Control Gate 24 First Region 14 Second Region 16 Sel Unused Sel Unused Sel Unused Erase +12 v 0 0 0 0 0 Program V t 0 +12 v 0 V t 0 gate 18a Program V t 0 V t 0 +12 v 0 gate 18b Read V t 0 0 0 V t 0 gate 18a Read V t 0 V t 0 0 0 0 gate 18b
  • a method of manufacturing the cell 10 and the array 110 is as follows. Referring to FIG. 2A there is shown a cross-sectional view of the first step in the process of making the cell 10 and the array 110 .
  • a layer of silicon dioxide (“oxide”) 20 is deposited on a first type (typically P type) single crystalline substrate 12 .
  • the oxide layer 20 is between 60 and 100 angstroms. This is followed by a deposition of a layer 24 of between 200-300 angstroms of silicon nitride (“nitride”).
  • nitride silicon nitride
  • FIG. 2A The structure shown in FIG. 2A is then subject to a masking operation in which portions of nitride 24 are masked and the unmasked portions are etched.
  • the resultant structure is shown in FIG. 2B .
  • the layer of oxide 20 and the underlying silicon substrate 12 are etched forming trenches. Each trench has a bottom and a sidewall. The trench is etched to a depth, such as 300-500 angstroms. The resultant structure is shown in FIG. 2C .
  • a layer of sacrificial oxide (not shown) is then deposited. This is followed by a shallow N++diffusion implant forming the first region 14 and the second region 16 .
  • the first and second regions 14 and 16 are shown as being implanted into the substrate 12 , they can also be implanted into a well within a substrate 12 .
  • the implant can occur at an angle of approximately 0 to 7 degrees, and at approximately 5 to 20 Kev energy.
  • the structure is subject to a 950° C. heating for about 15-60 minutes to cause the regions 14 and 16 to diffuse out from the bottom of the trench to wrap around a portion of the sidewall of the trench.
  • the layer of sacrificial oxide is then removed. The resultant structure is shown in FIG. 2D .
  • a layer of oxide 32 is then conformally deposited onto the structure shown in FIG. 2D . This would cover bottom and sidewalls of the trenches, and the oxide 20 and nitride 24 .
  • a layer of polysilicon 18 is then conformally deposited on the layer 32 of oxide. The resultant structure is shown in FIG. 2E .
  • the polysilicon 18 is then anisotropically etched stopping at the oxide layer 32 forming the resultant first floating gate 18 A and the second floating gate 18 B. Each floating gate 18 has a tip 22 .
  • the resultant structure is shown in FIG. 2F .
  • the structure shown in FIG. 2F is then subject to a high temperature oxide deposition step in which a layer 56 of high temperature deposit oxide, approximately 500-1000 angstroms thick, is conformally deposited on the structure shown in FIG. 2F .
  • the structure is then subject to a CMP step stopping on the silicon nitride layer 24 .
  • the resultant structure is shown in FIG. 2G .
  • MOL [what is that] 58 such as BPSG, is then deposited everywhere to a depth of approximately 500-1000 angstroms. The resulting structure is shown in FIG. 2H .
  • CMP is then applied to the structure shown in FIG. 2H with the silicon nitride layer 24 used as the polished stop.
  • the resultant structure is shown in FIG. 21 .
  • the silicon nitride 24 is then removed by wet etch or dry etch.
  • the resultant structure is shown in FIG. 2J .
  • a layer 60 of high temperature oxide is then deposited everywhere covering the tips 22 A and 22 B of the floating gates 18 A and 18 B respectively. Over the oxide layer 20 however, because the layer 20 was covered by nitride 24 and the removal of the nitride 24 would not have been absolutely complete, the amount of oxide 60 deposited over the layer 20 would only be on the order of 3-10 angstroms.
  • the high temperature oxide 60 is deposited to a depth of approximately 130-210 angstroms.
  • polysilicon 26 to form the control gate 26 is deposited on the tunneling oxide 60 to a thickness of approximately 500-1000 angstroms.
  • the resultant structure is shown in FIG. 2K .
  • a masking step is then performed. Photoresist is applied to the structure shown in FIG. 2K . Strips of photoresist, parallel to one another lying in planes above and below the paper shown in FIG. 2K are removed by the masking process. Where the photoresist is removed, the polysilicon 26 is anisotropically etched. Further, the oxide 60 is anisotropically etched. Finally, the floating gates 18 A and 18 B are also etched in the regions where the photoresists are removed, thereby cutting the continuity of the floating gates 18 A and 18 B. The regions 14 and 16 , however, maintain their continuity in a direction substantially perpendicular to the plane of the paper on which FIG. 2K is shown.
  • contacts are then formed to the structure shown in FIG. 2K forming the cross-section view shown in FIG. 1A .
  • adjacent cells 10 share the same either first region contact 30 or the second contact region 28 .
  • contacts 28 and 30 need not be made to every cell 10 .
  • the contacts 28 and 30 are made only for the purpose of strapping to the regions 14 and 16 .

Abstract

A method of making an array of bi-directional non-volatile memory cells in a substrate of a substantially single crystalline semiconductive material, where the material has a first conductivity type with the substrate having a substantially planar surface, comprises forming a plurality of spaced apart substantially parallel trenches in a first direction in the planar surface. Each of the trenches has a sidewall and a bottom. A region of a second conductivity type is formed in the bottom of each trench. A floating gate is formed in each trench insulated and spaced apart from the sidewall of the trench. The floating gate has a first end near the bottom and a second end furthest away from the bottom. A layer of tunneling oxide is formed about the second end of each floating gate. A layer of word region is formed on the layer of tunneling oxide. The layer of word region extends in a second direction substantially perpendicular to the first direction. The layer of word region is cut into a plurality of strips in the second direction to form a plurality of spaced apart word lines. Each strip is spaced apart from one another and substantially parallel to one another, and cuts through the floating gate in each of the trenches. Electrical connections are made to each of the region of second conductivity type and each of the plurality of spaced apart word lines.

Description

    TECHNICAL FIELD
  • The present invention relates to a method of manufacturing an array of bi-directional nonvolatile memory cells using a floating gate for storage of charges.
  • BACKGROUND OF THE INVENTION
  • Nonvolatile memory cells have a floating gate for the storage of charges thereon to control the conduction of current in a channel in a substrate of a semiconductive material is well known in the art. See, for example, U.S. Pat. No. 5,029,130 whose disclosure is incorporated herein by reference in its entirety. In U.S. Pat. No. 5,029,130, a split gate nonvolatile memory cell having a floating gate with source side injection and poly to poly tunneling is disclosed. The memory cell has a first region and a second region with a channel region therebetween with the channel region having a first portion and a second portion. A floating gate is disposed over a first portion of the channel region is insulated therefrom and controls the conduction of current in the channel region depending upon the charges stored in the floating gate. A word line/erase gate is disposed over a second portion of the channel region and is insulated therefrom and controls the conduction of current in the second portion of the channel region. The cell is programmed when electrons through the mechanism of hot electron channel injection are injected from the channel region onto the floating gate. The cell is erased by electrons from the floating gate tunneling to the erase gate through the mechanism of Fowler-Nordheim tunneling. The floating gate is characterized by having a sharp tip to facilitate the tunneling of electrons from the floating gate to the control gate. In U.S. Pat. No. 5,029,130, the control gate/erase gate performs two functions. First, it controls the conduction of current in the second portion of the channel region during the operations of programming and read. Secondly, it is supplied with a high voltage during the erase operation to attract the electrons from the spaced apart and insulated floating gate. These two functions have compromised the design of a single member which must perform both functions. Specifically, during programming and read, the word line/control gate receives low voltage whereas during erase, it must receive a high voltage.
  • Bidirectional non-volatile memory cells using trapping charge materials are well known in the art. See, for example, U.S. Pat. Nos. 5,768,192 and 6,011,725.
  • It is therefore, an object of the present invention to overcome this and other difficulties.
  • SUMMARY OF THE INVENTION
  • The present invention relates to a method of forming an array of bi-directional non-volatile memory cells in a substrate of a substantially single crystalline semiconductive material. The material has a first conductivity type with the substrate having a substantially planar surface. The method comprises forming a plurality of spaced apart substantially parallel trenches in a first direction in the planar surface. Each of the trenches has a sidewall and a bottom. A region of a second conductivity type is formed in the bottom of each trench. A floating gate is formed in each trench insulated and spaced apart from the sidewall of the trench. The floating gate has a first end near the bottom and a second end furthest away from the bottom. A layer of tunneling oxide is formed about the second end of each floating gate. A layer of word region is formed on the layer of tunneling oxide. The layer of word region extends in a second direction substantially perpendicular to the first direction. The layer of word region is cut into a plurality of strips in the second direction to form a plurality of spaced apart word lines. Each strip is spaced apart from one another and substantially parallel to one another, and cuts through the floating gate in each of the trenches. Electrical connections are made to each of the region of second conductivity type and each of the plurality of spaced apart word lines.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is a cross-sectional view of a portion of an array of nonvolatile memory cells made by the method of the present invention.
  • FIG. 1B is a schematic circuit diagram of an array of memory cells made by the method of the present invention.
  • FIGS. 2A-2K are the steps showing the method of the present invention for manufacturing the array of non-volatile memory cells.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Referring to FIG. 1A, there is shown a cross-sectional view of a portion of an array of nonvolatile memory cells 10 made by the method of the present invention. The cell 10 is similar to the cell shown and described in U.S. Pat. No. 5,029,130, whose disclosure is incorporated herein in its entirety by reference. However, unlike the cell shown and described in U.S. Pat. No. 5,029,130, which has one floating gate and operates in one direction, the cell 10 has two floating gates and as will be seen, operates bidirectionally. The memory cell 10 is formed in a substantially single crystalline semiconductor substrate 12, such as silicon. The substrate 12 is of a first conductivity type, such as P type. The substrate 12 also has a planar surface 8. Within the substrate 12 is a first region 14 of a second conductivity type. A second region 16 of a second conductivity type is spaced apart from the first region 14. Between the first region 14 and the second region 16 is a channel region. Each of the first region 14 and a second region 16, however, lies in a trench in the substrate 12 with a portion of the channel region being a planar surface 8. Each of the trenches has a bottom and a side wall with the first region 14 and the second region 16 being at the bottom of each trench. Thus, the channel region has three portions: a first portion 4 which is along a sidewall of a first trench, a second portion 6 which is along a sidewall of a second trench, and the planar surface portion 8 which is between the first portion 4 and the second portion 6. A first floating gate 18A and a second floating gate 18B are along the side of the sidewalls, 4 and 6, respectively, and spaced apart therefrom and insulated therefrom. Thus, each of the floating gate 18A and 18B controls the conduction of the portions 4 and 6, respectively of the channel region. Further, each cell 10 has a control gate 26. The control gate 26 is substantially parallel to the planar surface 8 and controls the portion 8 of the channel region which is along the planar surface 8. A first contact 30 contacts the first region 14 and a second contact 28 contacts the second region 16. Thus, each of the contacts 30 and 28 extend into the trench. Each of the floating gates 18A and 18B has a tip 22A and 22B respectively which are pointed away from the bottom of the trenches where the first region 14 and second region 16 lie. Thus, the tips 22A and 22B are adjacent to but spaced apart and insulated from the control gate 26 by a layer of tunneling oxide.
  • The operation of the cell 10 is as follows.
  • To program, the first region 14 is held at a small positive voltage such as 3.0 volts, the control gate 26 is at a voltage sufficient to turn on the third portion 8 of the channel region, and the second region 16 is held at a programming voltage such as+12 volts. With the first region 14 at 3.0 volts, the depletion region of the first region 14 would expand through the first portion 4 of the channel region. With the third portion 8 of the channel region being turned on by the control gate 26, and the first portion 4 being turned on, electrons are accelerated as they traverse to the second region 16 and are injected onto the second floating gate 18B through the mechanism of hot channel electron injection similar to the operation described in U.S. Pat. No. 5,029,130. To program the first floating gate 18A, the voltages on the first region 14 and the second region 16 are reversed.
  • To erase both the first floating gate 18A and the second floating gate 18B, the first region 14 and the second region 16 are held at ground. The control gate 26 is held at a high potential such as+12 volts. In such a case, the electrons stored on the floating gate 18A and 18B are attracted by the high positive potential on the control gate 26 and through the mechanism of Fowler-Nordheim tunneling, they tunnel from the tips 22 of the floating gate 18 through the interpoly oxide to the control gate 26.
  • To read the cell 10 and to determine if the floating gate 18B is programmed, the second region 16 is held at ground. The control gate line 26 is held at+2 volts sufficient to turn on the third portion 8 of the channel region. A positive potential such as+3 volts is applied to the first region 14. With the first region 14 at+3 volts and the contact 30 at+3 volts, even if the first floating gate 18A were charged, the depletion region would extend to the third portion 8 of the channel region. Conduction of the electrons in the channel region between the first region 14 and the second region 16 would then depend upon the state of the floating gate 18B. If floating gate 18B were erased, then the portion 6 of the channel region adjacent to the second floating gate 18B would conduct and a read current would pass from the first region 14 to the second region 16. If the second floating gate 18B were programmed, then the negatively charged electrons on the second floating gate 18B would prevent a read current from passing between the first region 14 and the second region 16. To read the cell 10 to determine whether the first floating gate 18A is programmed, the voltages applied to the first region 14 and the second region 16 are reversed.
  • From the foregoing, it is seen that the operation of the cell 10 is similar to the operation of cell disclosed in U.S. Pat. No. 5,029,130, except the cell 10 operates bidirectionally.
  • A schematic view of an array 110 employing a plurality of cells 10 arranged in a plurality of rows and columns is shown in FIG. 1B. The terms “row” and “column” are interchangeable. For the cells 10 that are in the same row such as cells 10A, 10B and 10C, the control gate 26 is connected together. For cells that are in the same column, i.e. cells 10A, 10E and 101, the contact line 30 connects the first regions 14 together. In addition, the contact line 28 connects the second region 16 together.
  • Consistent with the foregoing, the voltages applied to the various selected and unselected cells 10 and portions thereof for the operations of program, erase and read for the array 110 are as follows:
    Control Gate 24 First Region 14 Second Region 16
    Sel Unused Sel Unused Sel Unused
    Erase +12 v 0 0 0 0 0
    Program Vt 0 +12 v 0 Vt 0
    gate 18a
    Program Vt 0 Vt 0 +12 v 0
    gate 18b
    Read Vt 0 0 0 Vt 0
    gate 18a
    Read Vt 0 Vt 0 0 0
    gate 18b
  • A method of manufacturing the cell 10 and the array 110 is as follows. Referring to FIG. 2A there is shown a cross-sectional view of the first step in the process of making the cell 10 and the array 110.
  • A layer of silicon dioxide (“oxide”) 20 is deposited on a first type (typically P type) single crystalline substrate 12. The oxide layer 20 is between 60 and 100 angstroms. This is followed by a deposition of a layer 24 of between 200-300 angstroms of silicon nitride (“nitride”). The resultant structure is shown in FIG. 2A.
  • The structure shown in FIG. 2A is then subject to a masking operation in which portions of nitride 24 are masked and the unmasked portions are etched. The resultant structure is shown in FIG. 2B.
  • Using the layer 24 of nitride as a mask, the layer of oxide 20 and the underlying silicon substrate 12 are etched forming trenches. Each trench has a bottom and a sidewall. The trench is etched to a depth, such as 300-500 angstroms. The resultant structure is shown in FIG. 2C.
  • A layer of sacrificial oxide (not shown) is then deposited. This is followed by a shallow N++diffusion implant forming the first region 14 and the second region 16. Although the first and second regions 14 and 16 are shown as being implanted into the substrate 12, they can also be implanted into a well within a substrate 12. The implant can occur at an angle of approximately 0 to 7 degrees, and at approximately 5 to 20 Kev energy. After the implant, the structure is subject to a 950° C. heating for about 15-60 minutes to cause the regions 14 and 16 to diffuse out from the bottom of the trench to wrap around a portion of the sidewall of the trench. The layer of sacrificial oxide is then removed. The resultant structure is shown in FIG. 2D.
  • A layer of oxide 32, approximately 80 angstroms thick, is then conformally deposited onto the structure shown in FIG. 2D. This would cover bottom and sidewalls of the trenches, and the oxide 20 and nitride 24. A layer of polysilicon 18 is then conformally deposited on the layer 32 of oxide. The resultant structure is shown in FIG. 2E.
  • The polysilicon 18 is then anisotropically etched stopping at the oxide layer 32 forming the resultant first floating gate 18A and the second floating gate 18B. Each floating gate 18 has a tip 22. The resultant structure is shown in FIG. 2F.
  • The structure shown in FIG. 2F is then subject to a high temperature oxide deposition step in which a layer 56 of high temperature deposit oxide, approximately 500-1000 angstroms thick, is conformally deposited on the structure shown in FIG. 2F. The structure is then subject to a CMP step stopping on the silicon nitride layer 24. The resultant structure is shown in FIG. 2G.
  • MOL [what is that] 58, such as BPSG, is then deposited everywhere to a depth of approximately 500-1000 angstroms. The resulting structure is shown in FIG. 2H.
  • CMP is then applied to the structure shown in FIG. 2H with the silicon nitride layer 24 used as the polished stop. The resultant structure is shown in FIG. 21.
  • The silicon nitride 24 is then removed by wet etch or dry etch. The resultant structure is shown in FIG. 2J.
  • A layer 60 of high temperature oxide is then deposited everywhere covering the tips 22A and 22B of the floating gates 18A and 18B respectively. Over the oxide layer 20 however, because the layer 20 was covered by nitride 24 and the removal of the nitride 24 would not have been absolutely complete, the amount of oxide 60 deposited over the layer 20 would only be on the order of 3-10 angstroms. The high temperature oxide 60 is deposited to a depth of approximately 130-210 angstroms. Thereafter, polysilicon 26 to form the control gate 26 is deposited on the tunneling oxide 60 to a thickness of approximately 500-1000 angstroms. The resultant structure is shown in FIG. 2K.
  • A masking step is then performed. Photoresist is applied to the structure shown in FIG. 2K. Strips of photoresist, parallel to one another lying in planes above and below the paper shown in FIG. 2K are removed by the masking process. Where the photoresist is removed, the polysilicon 26 is anisotropically etched. Further, the oxide 60 is anisotropically etched. Finally, the floating gates 18A and 18B are also etched in the regions where the photoresists are removed, thereby cutting the continuity of the floating gates 18A and 18B. The regions 14 and 16, however, maintain their continuity in a direction substantially perpendicular to the plane of the paper on which FIG. 2K is shown.
  • Contacts are then formed to the structure shown in FIG. 2K forming the cross-section view shown in FIG. 1A. As is apparent, adjacent cells 10 share the same either first region contact 30 or the second contact region 28. Further, since the regions 14 and 16 are buried diffusion lines, contacts 28 and 30 need not be made to every cell 10. The contacts 28 and 30 are made only for the purpose of strapping to the regions 14 and 16.

Claims (6)

1. A method of forming an array of bi-directional non-volatile memory cells in a substrate of a substantially single crystalline semiconductive material having a first conductivity type, said substrate having a substantially planar surface, said method comprising:
forming a plurality of spaced apart substantially parallel trenches in a first direction in said planar surface; each trench having a sidewall and a bottom;
forming a region of a second conductivity type in said bottom of each trench;
forming a floating gate in each trench insulated and spaced apart from said sidewall of said trench; said floating gate having a first end near said bottom and a second end furthest away from said bottom;
forming a layer of tunneling oxide about said second end of each floating gate;
forming a layer of word region on said layer of tunneling oxide; said layer of word region extending in a second direction substantially perpendicular to said first direction;
cutting said layer of word region in a plurality of strips in said second direction to form a plurality of spaced apart word lines; each strip spaced apart from one another and substantially parallel to one another, and cutting through the floating gate in each trench; and
forming an electrical connection to each of said region of second conductivity type and each of said plurality of spaced apart word lines.
2. The method of claim 1 further comprising the steps of:
forming a plurality of spaced apart strips of protective material on said planar surface;
using said plurality of spaced apart strips of protective material as mask to form said plurality of spaced apart substantially parallel trenches.
3. The method of claim 2 wherein said protective material is silicon nitride.
4. The method of claim 1 wherein said step of forming a floating gate in each trench further comprises:
depositing a layer of insulating material along said sidewall and bottom of each trench; and
conformally depositing a layer of polysilicon on said layer of insulating material;
anisotropically etching said polysilicon to form said floating gate.
5. The method of claim 4 wherein each floating gate is insulated and spaced apart from said bottom of each trench.
6. The method of claim 1 wherein said forming a region step comprises ion implanting dopants of said second conductivity into the bottom of each trench.
US10/641,432 2003-08-14 2003-08-14 Method of manufacturing an array of bi-directional nonvolatile memory cells Expired - Lifetime US6861315B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/641,432 US6861315B1 (en) 2003-08-14 2003-08-14 Method of manufacturing an array of bi-directional nonvolatile memory cells

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/641,432 US6861315B1 (en) 2003-08-14 2003-08-14 Method of manufacturing an array of bi-directional nonvolatile memory cells

Publications (2)

Publication Number Publication Date
US20050037576A1 true US20050037576A1 (en) 2005-02-17
US6861315B1 US6861315B1 (en) 2005-03-01

Family

ID=34136348

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/641,432 Expired - Lifetime US6861315B1 (en) 2003-08-14 2003-08-14 Method of manufacturing an array of bi-directional nonvolatile memory cells

Country Status (1)

Country Link
US (1) US6861315B1 (en)

Cited By (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050213386A1 (en) * 2003-07-18 2005-09-29 Amitay Levi Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing
US20060076609A1 (en) * 2004-10-08 2006-04-13 Freescale Semiconductor, Inc. Electronic device including an array and process for forming the same
US7112490B1 (en) 2005-07-25 2006-09-26 Freescale Semiconductor, Inc. Hot carrier injection programmable structure including discontinuous storage elements and spacer control gates in a trench
US20070018240A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements
US20070020840A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Programmable structure including nanocrystal storage elements in a trench
US20070020831A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Method of fabricating a nonvolatile storage array with continuous control gate employing hot carrier injection programming
US20070018216A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements
US20070020820A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US20070019472A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including a memory array and conductive lines
US20070020856A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US20070020845A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Method of fabricating programmable structure including discontinuous storage elements and spacer control gates in a trench
US20070018222A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements
US20070020857A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US20070018232A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Nonvolatile storage array with continuous control gate employing hot carrier injection programming
US20070018221A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Programmable structure including discontinuous storage elements and spacer control gates in a trench
US20070018207A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Split gate storage device including a horizontal first gate and a vertical second gate in a trench
US20070018229A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements and a process for forming the same
US20070018234A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including gate lines, bit lines, or a combination thereof
US20070134867A1 (en) * 2005-12-14 2007-06-14 Freescale Semiconductor, Inc. Floating gate non-volatile memory and method thereof
US20080199996A1 (en) * 2007-02-19 2008-08-21 Ramachandran Muralidhar Method for forming a split gate memory device
US20080306092A1 (en) * 2005-09-30 2008-12-11 Sb Pharmco Puerto Rico Inc. Pyrazolo [1,5-Alpha] Pyrimidinyl Derivatives Useful as Corticotropin-Releasing Factor (Crf) Receptor Antagonists
US20090317954A1 (en) * 2008-05-21 2009-12-24 Hynix Semiconductor Inc. Method for forming vertical channel transistor of semiconductor device

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4191975B2 (en) * 2001-11-01 2008-12-03 イノテック株式会社 Transistor, semiconductor memory using the same, and transistor manufacturing method
JP2004072060A (en) * 2001-11-22 2004-03-04 Innotech Corp Transistor and semiconductor memory using the same, and method of driving the transistor
JP4472934B2 (en) * 2002-03-27 2010-06-02 イノテック株式会社 Semiconductor device and semiconductor memory
JP4557678B2 (en) * 2004-02-13 2010-10-06 イノテック株式会社 Semiconductor memory device
US20050259467A1 (en) * 2004-05-18 2005-11-24 Micron Technology, Inc. Split gate flash memory cell with ballistic injection
JP4521253B2 (en) * 2004-11-24 2010-08-11 イノテック株式会社 Manufacturing method of semiconductor memory device
US7355236B2 (en) * 2005-12-22 2008-04-08 Taiwan Semiconductor Manufacturing Co., Ltd. Non-volatile floating gate memory cells with polysilicon storage dots and fabrication methods thereof
US7592224B2 (en) 2006-03-30 2009-09-22 Freescale Semiconductor, Inc Method of fabricating a storage device including decontinuous storage elements within and between trenches
US7572699B2 (en) * 2007-01-24 2009-08-11 Freescale Semiconductor, Inc Process of forming an electronic device including fins and discontinuous storage elements
US7651916B2 (en) * 2007-01-24 2010-01-26 Freescale Semiconductor, Inc Electronic device including trenches and discontinuous storage elements and processes of forming and using the same
US7838922B2 (en) * 2007-01-24 2010-11-23 Freescale Semiconductor, Inc. Electronic device including trenches and discontinuous storage elements
US7470949B1 (en) 2007-07-25 2008-12-30 Silicon Storage Technology, Inc. Bidirectional nonvolatile memory cell having charge trapping layer in trench and an array of such memory cells, and method of manufacturing
US7800159B2 (en) * 2007-10-24 2010-09-21 Silicon Storage Technology, Inc. Array of contactless non-volatile memory cells

Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5021999A (en) * 1987-12-17 1991-06-04 Mitsubishi Denki Kabushiki Kaisha Non-volatile semiconductor memory device with facility of storing tri-level data
US5029130A (en) * 1990-01-22 1991-07-02 Silicon Storage Technology, Inc. Single transistor non-valatile electrically alterable semiconductor memory device
US5768192A (en) * 1996-07-23 1998-06-16 Saifun Semiconductors, Ltd. Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping
US6002152A (en) * 1992-01-14 1999-12-14 Sandisk Corporation EEPROM with split gate source side injection with sidewall spacers
US6011725A (en) * 1997-08-01 2000-01-04 Saifun Semiconductors, Ltd. Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping
US6093945A (en) * 1998-07-09 2000-07-25 Windbond Electronics Corp. Split gate flash memory with minimum over-erase problem
US6103573A (en) * 1999-06-30 2000-08-15 Sandisk Corporation Processing techniques for making a dual floating gate EEPROM cell array
US6281545B1 (en) * 1997-11-20 2001-08-28 Taiwan Semiconductor Manufacturing Company Multi-level, split-gate, flash memory cell
US6329685B1 (en) * 1999-09-22 2001-12-11 Silicon Storage Technology, Inc. Self aligned method of forming a semiconductor memory array of floating gate memory cells and a memory array made thereby
US20020056870A1 (en) * 1999-06-30 2002-05-16 Hyundai Electronics Industries Co., Ltd. Flash EEPROM cell and method of manufacturing the same
US6426896B1 (en) * 2000-05-22 2002-07-30 Actrans System Inc. Flash memory cell with contactless bit line, and process of fabrication
US20020163031A1 (en) * 2001-05-02 2002-11-07 Chien-Hung Liu Dual-bit flash memory built from a discontinuous floating gate
US6597036B1 (en) * 2000-04-15 2003-07-22 Samsung Electronics Co., Ltd. Multi-value single electron memory using double-quantum dot and driving method thereof
US20040197997A1 (en) * 2003-04-07 2004-10-07 Dana Lee Method of manufacturing an isolation-less, contact-less array of bi-directional read/program non-volatile floating gate memory cells with independent controllable control gates

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5021999A (en) * 1987-12-17 1991-06-04 Mitsubishi Denki Kabushiki Kaisha Non-volatile semiconductor memory device with facility of storing tri-level data
US5029130A (en) * 1990-01-22 1991-07-02 Silicon Storage Technology, Inc. Single transistor non-valatile electrically alterable semiconductor memory device
US6002152A (en) * 1992-01-14 1999-12-14 Sandisk Corporation EEPROM with split gate source side injection with sidewall spacers
US5768192A (en) * 1996-07-23 1998-06-16 Saifun Semiconductors, Ltd. Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping
US6011725A (en) * 1997-08-01 2000-01-04 Saifun Semiconductors, Ltd. Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping
US6281545B1 (en) * 1997-11-20 2001-08-28 Taiwan Semiconductor Manufacturing Company Multi-level, split-gate, flash memory cell
US6093945A (en) * 1998-07-09 2000-07-25 Windbond Electronics Corp. Split gate flash memory with minimum over-erase problem
US6103573A (en) * 1999-06-30 2000-08-15 Sandisk Corporation Processing techniques for making a dual floating gate EEPROM cell array
US20020056870A1 (en) * 1999-06-30 2002-05-16 Hyundai Electronics Industries Co., Ltd. Flash EEPROM cell and method of manufacturing the same
US6420231B1 (en) * 1999-06-30 2002-07-16 Sandisk Corporation Processing techniques for making a dual floating gate EEPROM cell array
US6329685B1 (en) * 1999-09-22 2001-12-11 Silicon Storage Technology, Inc. Self aligned method of forming a semiconductor memory array of floating gate memory cells and a memory array made thereby
US6597036B1 (en) * 2000-04-15 2003-07-22 Samsung Electronics Co., Ltd. Multi-value single electron memory using double-quantum dot and driving method thereof
US6426896B1 (en) * 2000-05-22 2002-07-30 Actrans System Inc. Flash memory cell with contactless bit line, and process of fabrication
US20020163031A1 (en) * 2001-05-02 2002-11-07 Chien-Hung Liu Dual-bit flash memory built from a discontinuous floating gate
US20040197997A1 (en) * 2003-04-07 2004-10-07 Dana Lee Method of manufacturing an isolation-less, contact-less array of bi-directional read/program non-volatile floating gate memory cells with independent controllable control gates

Cited By (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050213386A1 (en) * 2003-07-18 2005-09-29 Amitay Levi Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing
US7227217B2 (en) * 2003-07-18 2007-06-05 Silicon Storage Technology, Inc. Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing
US20060076609A1 (en) * 2004-10-08 2006-04-13 Freescale Semiconductor, Inc. Electronic device including an array and process for forming the same
US7399675B2 (en) * 2004-10-08 2008-07-15 Freescale Semiconductor, Inc Electronic device including an array and process for forming the same
US20070018222A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements
US7619270B2 (en) 2005-07-25 2009-11-17 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements
US20070018216A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements
US20070020820A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US20070019472A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including a memory array and conductive lines
US20070020856A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US20070018240A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements
US20070020840A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Programmable structure including nanocrystal storage elements in a trench
US20070020851A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Hot carrier injection programmable structure including discontinuous storage elements and spacer control gates in a trench and a method of using the same
US20070020857A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US20070018232A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Nonvolatile storage array with continuous control gate employing hot carrier injection programming
US20070018221A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Programmable structure including discontinuous storage elements and spacer control gates in a trench
US20070018207A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Split gate storage device including a horizontal first gate and a vertical second gate in a trench
US20070018229A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements and a process for forming the same
US20070018234A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Electronic device including gate lines, bit lines, or a combination thereof
US7205608B2 (en) 2005-07-25 2007-04-17 Freescale Semiconductor, Inc. Electronic device including discontinuous storage elements
US7211487B2 (en) 2005-07-25 2007-05-01 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US7642594B2 (en) 2005-07-25 2010-01-05 Freescale Semiconductor, Inc Electronic device including gate lines, bit lines, or a combination thereof
US20070020845A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Method of fabricating programmable structure including discontinuous storage elements and spacer control gates in a trench
US20070020831A1 (en) * 2005-07-25 2007-01-25 Freescale Semiconductor, Inc. Method of fabricating a nonvolatile storage array with continuous control gate employing hot carrier injection programming
US7211858B2 (en) 2005-07-25 2007-05-01 Freescale Semiconductor, Inc. Split gate storage device including a horizontal first gate and a vertical second gate in a trench
US7250340B2 (en) 2005-07-25 2007-07-31 Freescale Semiconductor, Inc. Method of fabricating programmable structure including discontinuous storage elements and spacer control gates in a trench
US7256454B2 (en) 2005-07-25 2007-08-14 Freescale Semiconductor, Inc Electronic device including discontinuous storage elements and a process for forming the same
US7262997B2 (en) 2005-07-25 2007-08-28 Freescale Semiconductor, Inc. Process for operating an electronic device including a memory array and conductive lines
US7285819B2 (en) 2005-07-25 2007-10-23 Freescale Semiconductor, Inc. Nonvolatile storage array with continuous control gate employing hot carrier injection programming
US7314798B2 (en) * 2005-07-25 2008-01-01 Freescale Semiconductor, Inc. Method of fabricating a nonvolatile storage array with continuous control gate employing hot carrier injection programming
US7394686B2 (en) 2005-07-25 2008-07-01 Freescale Semiconductor, Inc. Programmable structure including discontinuous storage elements and spacer control gates in a trench
US7112490B1 (en) 2005-07-25 2006-09-26 Freescale Semiconductor, Inc. Hot carrier injection programmable structure including discontinuous storage elements and spacer control gates in a trench
US7226840B2 (en) 2005-07-25 2007-06-05 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US7619275B2 (en) 2005-07-25 2009-11-17 Freescale Semiconductor, Inc. Process for forming an electronic device including discontinuous storage elements
US7459744B2 (en) 2005-07-25 2008-12-02 Freescale Semiconductor, Inc. Hot carrier injection programmable structure including discontinuous storage elements and spacer control gates in a trench and a method of using the same
US7582929B2 (en) 2005-07-25 2009-09-01 Freescale Semiconductor, Inc Electronic device including discontinuous storage elements
US20080306092A1 (en) * 2005-09-30 2008-12-11 Sb Pharmco Puerto Rico Inc. Pyrazolo [1,5-Alpha] Pyrimidinyl Derivatives Useful as Corticotropin-Releasing Factor (Crf) Receptor Antagonists
US8088779B2 (en) 2005-09-30 2012-01-03 Smithkline Beecham (Cork) Limited Pyrazolo [1,5-alpha] pyrimidinyl derivatives useful as corticotropin-releasing factor (CRF) receptor antagonists
US7622349B2 (en) 2005-12-14 2009-11-24 Freescale Semiconductor, Inc. Floating gate non-volatile memory and method thereof
US20070134867A1 (en) * 2005-12-14 2007-06-14 Freescale Semiconductor, Inc. Floating gate non-volatile memory and method thereof
US7416945B1 (en) 2007-02-19 2008-08-26 Freescale Semiconductor, Inc. Method for forming a split gate memory device
US20080199996A1 (en) * 2007-02-19 2008-08-21 Ramachandran Muralidhar Method for forming a split gate memory device
US20090317954A1 (en) * 2008-05-21 2009-12-24 Hynix Semiconductor Inc. Method for forming vertical channel transistor of semiconductor device
US7892912B2 (en) * 2008-05-21 2011-02-22 Hynix Semiconductor Inc. Method for forming vertical channel transistor of semiconductor device

Also Published As

Publication number Publication date
US6861315B1 (en) 2005-03-01

Similar Documents

Publication Publication Date Title
US6861315B1 (en) Method of manufacturing an array of bi-directional nonvolatile memory cells
US7227217B2 (en) Nonvolatile memory cell having floating gate, control gate and separate erase gate, an array of such memory cells, and method of manufacturing
US6621115B2 (en) Scalable flash EEPROM memory cell with floating gate spacer wrapped by control gate
US5019879A (en) Electrically-flash-erasable and electrically-programmable memory storage devices with self aligned tunnel dielectric area
US7029974B2 (en) Split gate type nonvolatile semiconductor memory device, and method of fabricating the same
US5284785A (en) Diffusionless source/drain conductor electrically-erasable, electrically-programmable read-only memory and methods for making and using the same
US7602008B2 (en) Split gate non-volatile memory devices and methods of forming the same
KR101823212B1 (en) Split-gate memory cell with depletion-mode floating gate channel, and method of making same
US20040057286A1 (en) Self-aligned split-gate NAND flash memory and fabrication process
US6232634B1 (en) Non-volatile memory cell and method for manufacturing same
US7329578B2 (en) Method of forming floating-gate tip for split-gate flash memory process
US20060199336A1 (en) Split gate non-volatile memory devices and methods of forming same
WO2014172433A1 (en) Non-volatile memory cell with self aligned floating and erase gates, and method of making same
EP1091392B1 (en) A method for forming a contoured floating gate cell
US6046086A (en) Method to improve the capacity of data retention and increase the coupling ratio of source to floating gate in split-gate flash
KR20150038701A (en) Method of forming a memory cell by reducing diffusion of dopants under a gate
US6483145B1 (en) Electrically erasable programmable read-only memory (EEPROM) devices including multilayer sense and select transistor gates
EP0737366B1 (en) Field effect device
US6177315B1 (en) Method of fabricating a high density EEPROM array
KR20040087930A (en) Bi-directional read/program non-volatile floating gate memory cell with independent controllable control gates, and array thereof, and method of formation
EP1076916A1 (en) Flash memory cell with self-aligned gates and fabrication process
US7439572B2 (en) Stacked gate memory cell with erase to gate, array, and method of manufacturing
US20070215931A1 (en) Non-volatile memory cell in a trench having a first portion deeper than a second portion, an array of such memory cells, and method of manufacturing
US7145802B2 (en) Programming and manufacturing method for split gate memory cell
US7008846B2 (en) Non-volatile floating gate memory cell with floating gates formed as spacers, and an array thereof, and a method of manufacturing

Legal Events

Date Code Title Description
AS Assignment

Owner name: SILICON STORAGE TECHNOLOGY, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHEN, BOMY;KIANIAN, SOHRAB;REEL/FRAME:014408/0674;SIGNING DATES FROM 20030728 TO 20030730

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNOR:SILICON STORAGE TECHNOLOGY, INC.;REEL/FRAME:041675/0316

Effective date: 20170208

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT

Free format text: SECURITY INTEREST;ASSIGNOR:SILICON STORAGE TECHNOLOGY, INC.;REEL/FRAME:041675/0316

Effective date: 20170208

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001

Effective date: 20180529

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:046426/0001

Effective date: 20180529

AS Assignment

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206

Effective date: 20180914

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES C

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:047103/0206

Effective date: 20180914

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, DELAWARE

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053311/0305

Effective date: 20200327

AS Assignment

Owner name: MICROCHIP TECHNOLOGY INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011

Effective date: 20200529

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011

Effective date: 20200529

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011

Effective date: 20200529

Owner name: MICROSEMI CORPORATION, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011

Effective date: 20200529

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A, AS ADMINISTRATIVE AGENT;REEL/FRAME:053466/0011

Effective date: 20200529

AS Assignment

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, MINNESOTA

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INC.;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:053468/0705

Effective date: 20200529

AS Assignment

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:055671/0612

Effective date: 20201217

AS Assignment

Owner name: WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT, MINNESOTA

Free format text: SECURITY INTEREST;ASSIGNORS:MICROCHIP TECHNOLOGY INCORPORATED;SILICON STORAGE TECHNOLOGY, INC.;ATMEL CORPORATION;AND OTHERS;REEL/FRAME:057935/0474

Effective date: 20210528

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059333/0222

Effective date: 20220218

AS Assignment

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:059687/0344

Effective date: 20220218

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059358/0001

Effective date: 20220228

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400

Effective date: 20220228

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400

Effective date: 20220228

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400

Effective date: 20220228

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400

Effective date: 20220228

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059863/0400

Effective date: 20220228

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001

Effective date: 20220228

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001

Effective date: 20220228

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001

Effective date: 20220228

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001

Effective date: 20220228

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:059363/0001

Effective date: 20220228

AS Assignment

Owner name: MICROSEMI STORAGE SOLUTIONS, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437

Effective date: 20220228

Owner name: MICROSEMI CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437

Effective date: 20220228

Owner name: ATMEL CORPORATION, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437

Effective date: 20220228

Owner name: SILICON STORAGE TECHNOLOGY, INC., ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437

Effective date: 20220228

Owner name: MICROCHIP TECHNOLOGY INCORPORATED, ARIZONA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WELLS FARGO BANK, NATIONAL ASSOCIATION, AS NOTES COLLATERAL AGENT;REEL/FRAME:060894/0437

Effective date: 20220228