US20040256739A1 - Semiconductor device and method of manufacture thereof, circuit board and electronic instrument - Google Patents

Semiconductor device and method of manufacture thereof, circuit board and electronic instrument Download PDF

Info

Publication number
US20040256739A1
US20040256739A1 US10/893,993 US89399304A US2004256739A1 US 20040256739 A1 US20040256739 A1 US 20040256739A1 US 89399304 A US89399304 A US 89399304A US 2004256739 A1 US2004256739 A1 US 2004256739A1
Authority
US
United States
Prior art keywords
adhesive
semiconductor chip
semiconductor device
substrate
conductive material
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/893,993
Inventor
Nobuaki Hashimoto
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seiko Epson Corp
Original Assignee
Seiko Epson Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seiko Epson Corp filed Critical Seiko Epson Corp
Priority to US10/893,993 priority Critical patent/US20040256739A1/en
Publication of US20040256739A1 publication Critical patent/US20040256739A1/en
Priority to US11/391,559 priority patent/US7332371B2/en
Priority to US12/003,367 priority patent/US7868466B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4853Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3114Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/4985Flexible insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/552Protection against radiation, e.g. light or electromagnetic waves
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies
    • H01L24/75Apparatus for connecting with bump connectors or layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/321Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by conductive adhesives
    • H05K3/323Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by conductive adhesives by applying an anisotropic conductive adhesive layer over an array of pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05568Disposition the whole external layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16237Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area disposed in a recess of the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/2919Material with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29199Material of the matrix
    • H01L2224/2929Material of the matrix with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/75Apparatus for connecting with bump connectors or layer connectors
    • H01L2224/7525Means for applying energy, e.g. heating means
    • H01L2224/75252Means for applying energy, e.g. heating means in the upper part of the bonding apparatus, e.g. in the bonding head
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81191Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/83053Bonding environment
    • H01L2224/83095Temperature settings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • H01L2224/83191Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8319Arrangement of the layer connectors prior to mounting
    • H01L2224/83192Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • H01L2224/83851Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester being an anisotropic conductive adhesive
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • H01L2224/83855Hardening the adhesive by curing, i.e. thermosetting
    • H01L2224/83859Localised curing of parts of the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • H01L2224/83855Hardening the adhesive by curing, i.e. thermosetting
    • H01L2224/83862Heat curing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/8385Bonding techniques using a polymer adhesive, e.g. an adhesive based on silicone, epoxy, polyimide, polyester
    • H01L2224/83855Hardening the adhesive by curing, i.e. thermosetting
    • H01L2224/83874Ultraviolet [UV] curing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/90Methods for connecting semiconductor or solid state bodies using means for bonding not being attached to, or not being formed on, the body surface to be connected, e.g. pressure contacts using springs or clips
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/90Methods for connecting semiconductor or solid state bodies using means for bonding not being attached to, or not being formed on, the body surface to be connected, e.g. pressure contacts using springs or clips
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/0665Epoxy resin
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/06Polymers
    • H01L2924/078Adhesive characteristics other than chemical
    • H01L2924/0781Adhesive characteristics other than chemical being an ohmic electrical conductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15182Fan-in arrangement of the internal vias
    • H01L2924/15183Fan-in arrangement of the internal vias in a single layer of the multilayer substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • H01L2924/1816Exposing the passive side of the semiconductor or solid-state body
    • H01L2924/18161Exposing the passive side of the semiconductor or solid-state body of a flip chip
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19105Disposition of discrete passive components in a side-by-side arrangement on a common die mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3025Electromagnetic shielding
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/18Printed circuits structurally associated with non-printed electric components
    • H05K1/189Printed circuits structurally associated with non-printed electric components characterised by the use of a flexible or folded printed circuit
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0388Other aspects of conductors
    • H05K2201/0394Conductor crossing over a hole in the substrate or a gap between two separate substrate parts
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09372Pads and lands
    • H05K2201/09472Recessed pad for surface mounting; Recessed electrode of component
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10613Details of electrical connections of non-printed components, e.g. special leads
    • H05K2201/10621Components characterised by their electrical contacts
    • H05K2201/10674Flip chip
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/02Details related to mechanical or acoustic processing, e.g. drilling, punching, cutting, using ultrasound
    • H05K2203/0278Flat pressure, e.g. for connecting terminals with anisotropic conductive adhesive
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/22Secondary treatment of printed circuits
    • H05K3/28Applying non-metallic protective coatings
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/22Secondary treatment of printed circuits
    • H05K3/28Applying non-metallic protective coatings
    • H05K3/284Applying non-metallic protective coatings for encapsulating mounted components
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/4913Assembling to base an electrical component, e.g., capacitor, etc.
    • Y10T29/49144Assembling to base an electrical component, e.g., capacitor, etc. by metal fusion

Definitions

  • the present invention relates to a semiconductor device and method of manufacture thereof, and to a circuit board and an electronic instrument.
  • the present invention solves this problem, and has as its objective the provision of a method of manufacturing a semiconductor device and a semiconductor device manufactured by the method, of a circuit board and of an electronic instrument, having excellent reliability and productivity.
  • a method of manufacturing a semiconductor device of the present invention comprises:
  • the adhesive may be thermosetting
  • the energy applied in the second step may be pressure and heat
  • the energy applied in the third step may be heat.
  • the adhesive is cured in the region of contact with the semiconductor chip, and thereafter, the region other than the region of contact is heated and cured.
  • the adhesive is also cured in the region where it spreads out beyond the semiconductor chip.
  • the interconnect pattern and the electrodes may be electrically connected by conductive particles dispersed in the adhesive.
  • a semiconductor device can be manufactured by a method of excellent reliability and productivity.
  • the adhesive may be previously disposed on the surface of the semiconductor chip on which the electrodes are formed.
  • the adhesive may be previously disposed on the surface of the substrate on which the interconnect pattern is formed.
  • energy may be applied to a portion of the adhesive at which curing is not completed in the second step.
  • the adhesive in the third step, may be heated by a heating jig.
  • a nonadhesive layer having high nonadhesive properties to the adhesive may be interposed between the heating jig and the adhesive, and the adhesive is heated.
  • the heating jig may be provided with the nonadhesive layer.
  • the nonadhesive layer may be disposed on the adhesive.
  • energy may be applied to the adhesive without contacting the adhesive.
  • This method of manufacturing a semiconductor device may further comprise:
  • the third step may be carried out in the reflow step.
  • This method of manufacturing a semiconductor device may further comprise:
  • the third step may be carried out in the reflow step.
  • the substrate may be cut in a region other than a region in which the adhesive contacts with the semiconductor chip.
  • the adhesive in the second step, may be caused to surround at least a part of a lateral surface of the semiconductor chip.
  • the adhesive covers at least a part of the lateral surface of the semiconductor chip, not only is the semiconductor chip protected from mechanical damage, but also water can be prevented from reaching the electrodes, and corrosion can be prevented.
  • the adhesive may be provided before the first step at a thickness greater than the interval between the semiconductor chip and the substrate after the second step, and may spread out beyond the semiconductor chip by applying pressure between the semiconductor chip and the substrate in the second step.
  • the adhesive may include a shading material.
  • the adhesive includes a shading material, light can be prevented from reaching the surface of the semiconductor chip having the electrodes, and so malfunction of the semiconductor chip can be prevented.
  • a method of manufacturing a semiconductor device according to the present invention comprises:
  • the adhesive is cut after it is provided spreading out beyond the semiconductor chip.
  • the adhesive is cut in the region spreading out beyond the semiconductor chip together with the substrate, the entire surface of the substrate is covered by the adhesive so that migration and the like of the interconnect pattern can be prevented.
  • the adhesive may be a thermosetting adhesive, and heat may be applied to the adhesive in the second step.
  • the adhesive may be a thermoplastic adhesive, and the adhesive may be cooled in the second step.
  • the interconnect pattern and the electrodes may be electrically connected by conductive particles dispersed in the adhesive.
  • the adhesive may be previously disposed on the surface of the semiconductor chip on which the electrodes are formed.
  • the adhesive may be previously disposed on the surface of the substrate on which the interconnect pattern is formed.
  • a cutting position may be in a region outside an end of the interconnect pattern of the substrate.
  • the whole of the adhesive may be cured
  • the cured adhesive may be cut.
  • the adhesive in the second step, may be caused to surround at least a part of a lateral surface of the semiconductor chip.
  • the adhesive covers at least a part of the lateral surface of the semiconductor chip, not only is the semiconductor chip protected from mechanical damage, but also water can be prevented from reaching the electrodes, and corrosion can be prevented.
  • the adhesive may be provided before the first step at a thickness greater than the interval between the semiconductor chip and the substrate after the second step, and may spread out beyond the semiconductor chip by applying pressure between the semiconductor chip and the substrate in the second step.
  • the adhesive may include a shading material.
  • the adhesive includes a shading material, light can be prevented from reaching the surface of the semiconductor chip having the electrodes, and so malfunction of the semiconductor chip can be prevented.
  • a semiconductor device comprises:
  • a semiconductor chip having electrodes; a substrate having an interconnect pattern; and a thermosetting adhesive;
  • the adhesive is interposed between a surface of the substrate on which the interconnect pattern is formed and a surface of the semiconductor chip on which the electrodes are formed, and spreads out beyond the semiconductor chip, and the whole of the adhesive is cured.
  • the adhesive is also cured in a region outside that of contact with the semiconductor chip.
  • the possibility of the adhesive coming apart from the substrate and allowing the ingress of water, leading to migration of the interconnect pattern can be prevented.
  • the inclusion of water can be prevented.
  • conductive particles may be dispersed in the adhesive to form an anisotropic conductive material.
  • the anisotropic conductive material may be provided to cover the whole of the interconnect pattern.
  • the adhesive may cover at least a part of a lateral surface of the semiconductor chip.
  • the adhesive covers at least a part of the lateral surface of the semiconductor chip, the semiconductor chip is protected from mechanical damage. Additionally, since the semiconductor chip is covered by the adhesive as far as a position remote from the electrodes, water can be prevented from reaching the electrodes, and corrosion can be prevented.
  • the adhesive may include a shading material.
  • the adhesive includes a shading material, light can be prevented from reaching the surface of the semiconductor chip having the electrodes, and so malfunction of the semiconductor chip can be prevented.
  • a semiconductor device according to the present invention is manufactured by the above-described method.
  • An electronic instrument according to the present invention has the above-described circuit board.
  • FIGS. 1A to 1 D show a method of manufacturing a semiconductor device in accordance with a first embodiment relating to the present invention
  • FIGS. 2A and 2B show a modification of the first embodiment
  • FIGS. 3A and 3B show a method of manufacturing a semiconductor device in accordance with a second embodiment relating to the present invention
  • FIGS. 4A and 4B show a method of manufacturing a semiconductor device in accordance with a third embodiment relating to the present invention
  • FIGS. 5A and 5B show a method of manufacturing a semiconductor device in accordance with a fourth embodiment of the present invention.
  • FIG. 6 shows a circuit board on which is mounted a semiconductor device in accordance with the embodiment of the present invention.
  • FIG. 7 shows an electronic instrument having a circuit board on which is mounted a semiconductor device in accordance with the embodiment of the present invention.
  • FIGS. 1A to 1 D A method of manufacturing a semiconductor device in accordance with the first embodiment is shown in FIGS. 1A to 1 D.
  • a substrate 12 is used which has an interconnect pattern 10 formed on at least one surface 18 , as shown in FIG. 1A.
  • the substrate 12 may be a flexible substrate formed of an organic material, a metal substrate formed of an inorganic material, or a combination of these.
  • a flexible substrate may be used a tape carrier. If the electric conductivity of the substrate 12 is high, an insulating film is formed between the substrate 12 and the interconnect pattern 10 and on inner surfaces of through holes 14 . In addition, the insulating film may also be formed on a surface of the substrate opposite to the surface on which the interconnect pattern 10 is formed.
  • the through holes 14 are formed in the substrate 12 , and the interconnect pattern 10 is formed on the substrate, covering the through holes 14 .
  • Lands 17 for external electrodes are formed over the through holes 14 , as part of the interconnect pattern 10 .
  • An anisotropic conductive material 16 is provided on a thus obtained substrate 12 .
  • an anisotropic conductive material is given as an example of an adhesive.
  • the anisotropic conductive material 16 comprises an adhesive (binder) in which are dispersed conductive particles (conductive filler), and in some cases a dispersant is added.
  • the anisotropic conductive material 16 could be previously formed as a sheet that is affixed to the substrate 12 , or it could equally well be provided as a liquid on the substrate 12 .
  • the anisotropic conductive material 16 may be provided to be larger than a surface 24 of a semiconductor chip 20 on which electrodes 22 are provided, or may be provided in a quantity to be smaller than the surface 24 , then compressed so as to spread out beyond the surface 24 .
  • the anisotropic conductive material 16 may be provided on the surface 24 of the semiconductor chip 20 , in a quantity to be compressed so as to spread out beyond the surface 24 . It should be noted that even if an adhesive not including conductive particles is used, the electrodes 22 and interconnect pattern 10 can be electrically connected.
  • thermosetting adhesive is used as the anisotropic conductive material, and the anisotropic conductive material 16 may further include a shading material.
  • a shading material can be used, for example, a black dye or black pigment dispersed in an adhesive resin.
  • the adhesive may be used a thermosetting adhesive as typified by an epoxy type, or a photocurable adhesive as typified by an epoxy or acrylate type. Further, the type of adhesive cured by electron beam, or a thermoplastic (thermal adhesion) type of adhesive may equally be used. In the following description, if an adhesive other than thermosetting is used, the provision of energy should be substituted in place of the application of heat or pressure.
  • the semiconductor chip 20 is mounted on the anisotropic conductive material 16 , for example.
  • the semiconductor chip 20 is mounted such that the surface 24 of the semiconductor chip 20 on which the electrodes 22 are formed faces the anisotropic conductive material 16 .
  • the semiconductor chip 20 is disposed so that the each electrode 22 is positioned over a land (not shown in the figures) for connection of the electrodes to the interconnect pattern 10 .
  • the semiconductor chip 20 may have the electrodes 22 formed on two edges only, or may have the electrodes 22 formed on four edges.
  • the electrodes 22 are commonly in the form of projections made of gold, solder or the like provided on aluminum pads.
  • the electrodes 22 may be formed on the interconnect pattern 10 side in the form of such projections or projections formed by etching the interconnect pattern 10 .
  • the anisotropic conductive material 16 is positioned between the surface 24 of the semiconductor chip 20 on which the electrodes 22 are formed and the surface 18 of the substrate 12 on which the interconnect pattern 10 is formed.
  • a jig 30 is then used to press a surface 26 of the semiconductor chip 20 which is opposite to the surface 24 on which the electrodes 22 are formed such that the semiconductor chip 20 is subjected to pressure in the direction of the substrate 12 .
  • pressure may be applied between the semiconductor chip 20 and the substrate 12 . Even if the anisotropic conductive material 16 as an adhesive is provided within the area of the surface 24 of the semiconductor chip 20 , the applied pressure causes it to spread out beyond the surface 24 .
  • the jig 30 has an internal heater 32 , and applies heat to the semiconductor chip 20 . It should be noted that considering the requirement as far as possible to apply heat also to the spread out portion of the anisotropic conductive material 16 , the jig 30 used preferably has a greater plan area than the plan area of the semiconductor chip 20 . In this way, heat can easily be applied to the periphery of the semiconductor chip 20 .
  • the electrodes 22 of the semiconductor chip 20 and the interconnect pattern 10 are electrically connected through the conductive particles of the anisotropic conductive material 16 .
  • the interconnect pattern 10 and electrodes 22 are electrically connected through the anisotropic conductive material 16 , a semiconductor device can be manufactured by a method of excellent reliability and productivity.
  • the anisotropic conductive material 16 is cured in the region of contact with the semiconductor chip 20 . In the region not contacting the semiconductor chip 20 or the region apart from the semiconductor chip 20 , heat does not reach the anisotropic conductive material 16 , so that the curing is incomplete. The curing of these regions is carried out in the following step.
  • solder 34 is provided within and around the periphery of the through holes 14 in the substrate 12 .
  • a cream solder or the like may be used to form the solder 34 by printing.
  • pre-formed solder balls may be mounted in the above-described position.
  • solder 34 is then heated in a reflow step, and solder balls 36 are formed as shown in FIG. 1D.
  • the solder balls 36 function as external electrodes.
  • this reflow step not only the solder 34 but also the anisotropic conductive material 16 is heated. This heat cures the regions of the anisotropic conductive material 16 which are not yet cured. That is to say, of the anisotropic conductive material 16 , the region not contacting the semiconductor chip 20 or the region apart from the semiconductor chip 20 , is cured in the reflow step of forming the solder balls 36 .
  • the anisotropic conductive material 16 since the whole of the anisotropic conductive material 16 is cured, the possibility of the anisotropic conductive material 16 around the semiconductor chip 20 coming apart from the substrate 12 and allowing the ingress of water, leading to migration of the interconnect pattern 10 is prevented. Since the whole of the anisotropic conductive material 16 is cured, the inclusion of water within the anisotropic conductive material 16 can also be prevented.
  • the electrodes 22 provided on the surface 24 of the semiconductor chip 20 are covered by the anisotropic conductive material 16 which includes a shading material, light can be prevented from reaching this surface 24 . Therefore, malfunction of the semiconductor chip 20 can be prevented.
  • FIGS. 2A and 2B show a modification of the first embodiment.
  • the structure which is the same as in the first embodiment is indicated by the same reference numerals, and description of this structure and the effect of this structure is omitted. The same is true for the following embodiments.
  • the step shown in FIG. 2A can be carried out after the step of FIG. 1B and before the step of FIG. 1C.
  • the region not contacting the semiconductor chip 20 and the region apart from the semiconductor chip 20 are heated by a heating jig 38 .
  • the heating jig 38 is preferably provided with a nonadhesive layer 39 formed of Teflon or the like having high nonadhesive properties to the anisotropic conductive material 16 that is an example of an adhesive, so that uncured anisotropic conductive material 16 does not adhere thereto.
  • the nonadhesive layer 39 may be provided on the anisotropic conductive material 16 that is an example of an adhesive.
  • the anisotropic conductive material 16 as an example of an adhesive may be heated by a non-contact method.
  • a hot air blower or optical heater capable of localized heating may be used.
  • a reflow step may be carried out to electrically connect an electronic component 40 distinct from the semiconductor chip 20 to the interconnect pattern 10 .
  • the anisotropic conductive material 16 By means of this reflow step, of the anisotropic conductive material 16 , the region not contacting the semiconductor chip 20 and the region apart from the semiconductor chip 20 is heated and cured.
  • the electronic component 40 may be cited for example a resistor, capacitor, coil, oscillator, filter, temperature sensor, thermistor, varistor, variable resistor, or a fuse.
  • all of the anisotropic conductive material 16 can be cured, and the possibility of the anisotropic conductive material 16 coming apart from the substrate 12 and allowing the ingress of water, leading to migration of the interconnect pattern 10 can be prevented. Since the whole of the anisotropic conductive material 16 is cured, the inclusion of water can also be prevented.
  • the substrate 12 may be cut in the region in which the anisotropic conductive material 16 being an example of an adhesive spreads beyond the semiconductor chip 20 .
  • This embodiment has been described with a substrate with interconnects on one surface only as the substrate 12 , but is not limited to this, and a double-sided interconnect substrate or multi-layer interconnect may be used.
  • solder balls may be formed on lands provided on the surface opposite to that on which the semiconductor chip is mounted.
  • solder balls other conductive projections may be used.
  • the connection between the semiconductor chip and the substrate may be carried out by wire bonding.
  • thermosetting adhesive not only a thermosetting adhesive, but also an anisotropic conductive material 16 being an example of a thermoplastic adhesive may be used.
  • a thermoplastic adhesive can be hardened by cooling.
  • an adhesive which can be hardened by radiation such as ultraviolet light may be used. This applies equally to the following embodiments.
  • FIGS. 3A and 3B A method of manufacturing the semiconductor device in accordance with the second embodiment is shown in FIGS. 3A and 3B. This embodiment is carried out following on from the first embodiment.
  • the anisotropic conductive material 16 and substrate 12 are held by a fixed blade 41 , and cut by a movable blade 42 to a size slightly larger than the semiconductor chip 20 , as shown in FIG. 3A, yielding a semiconductor device 2 shown in FIG. 3B.
  • the cutting means is not limited thereto, and any other available cutting means and holding means can be applied. Since the substrate 12 is cut together with the anisotropic conductive material 16 , the cut through the two is coplanar, and the entire surface of the substrate 12 is covered by the anisotropic conductive material 16 . Therefore, the interconnect pattern 10 is not exposed, and moisture is prevented from reaching the interconnect pattern 10 and causing migration.
  • the anisotropic conductive material 16 since the anisotropic conductive material 16 is cut, it does not require to be previously cut to the same size as the semiconductor chip 20 or slightly larger, and accurate positioning with respect to the semiconductor chip 20 is not required.
  • this embodiment is an example of the anisotropic conductive material 16 and substrate 12 being cut after the solder balls 36 are formed, but the timing of the cut is independent of the formation of the solder balls 36 , as long as it is at least after the semiconductor chip 20 has been mounted on the anisotropic conductive material 16 .
  • the anisotropic conductive material 16 is preferably cured at least in the region of contact with the semiconductor chip 20 . In this case, mispositioning of the semiconductor chip 20 and interconnect pattern 10 can be prevented. If the anisotropic conductive material 16 is cured rather than uncured in the location of the cut, the cutting operation will be easier.
  • the whole of the anisotropic conductive material 16 being an example of an adhesive may be cured in a single operation.
  • the electrodes 22 of the semiconductor chip 20 and the interconnect pattern 10 are electrically connected, to the whole of the anisotropic conductive material 16 being an example of an adhesive heat may be applied or cooling applied.
  • a thermosetting adhesive is used, a jig may be used which contacts both of the semiconductor chip 20 and the adhesive spreading out beyond the semiconductor chip 20 . Alternatively, heating may be applied by means of an oven.
  • FIGS. 4A and 4B show.
  • the substrate 12 of the first embodiment is used, and on the substrate 12 is formed a protective layer 50 .
  • the protective layer 50 is such as to cover the interconnect pattern 10 , preventing contact with water, and for example solder resist may be used.
  • the protective layer 50 is formed around a region 52 that is larger in extent than the region in which the semiconductor chip 20 is mounted on the substrate 12 . That is to say, the region 52 is larger than the surface 24 of the semiconductor chip 20 having the electrodes 22 , and within this region 52 the lands (not shown in the drawings) for connection to the electrodes 22 of the semiconductor chip 20 are formed on the interconnect pattern 10 .
  • the protective layer 50 may be formed to avoid at least portions for electrical connection to the electrode 20 of the semiconductor chip 20 .
  • anisotropic conductive material 54 adheresive of a material which can be selected as the anisotropic conductive material 16 of the first embodiment is provided. It should be noted that the anisotropic conductive material 54 does not necessarily contain a shading material, but if it does contain a shading material then the same effect as in the first embodiment is obtained.
  • the anisotropic conductive material 54 is provided from the region of mounting of the semiconductor chip 20 to the protective layer 50 . That is to say, the anisotropic conductive material 54 covers the interconnect pattern 10 and substrate 12 in the region 52 in which the protective layer 50 is not formed, and is also formed to overlap the edge of the protective layer 50 surrounding the region 52 .
  • the anisotropic conductive material 54 being an example of an adhesive may be provided on the semiconductor chip 20 side. In more detail, the description in the first embodiment applies.
  • the semiconductor chip 20 is then pressed toward the substrate 12 and heat is applied by the jig 30 , as shown in FIG. 4 A. Alternatively, pressure is applied at least between the semiconductor chip 20 and the substrate 12 . In this way, the electrodes 22 of the semiconductor chip 20 and the interconnect pattern 10 are electrically connected, as shown in FIG. 4B. Thereafter, in the same way as in the steps shown in FIGS. 1C and 1D, solder balls are formed, and the semiconductor device is obtained.
  • the anisotropic conductive material 54 is not only formed in the region 52 in which the protective layer 50 is not formed, but also formed to overlap the edge of the protective layer 50 surrounding the region 52 . Consequently, there is no gap between the anisotropic conductive material 54 and the protective layer 50 , and the interconnect pattern 10 is not exposed, so that migration can be prevented.
  • the anisotropic conductive material 54 is cured also in the region spreading beyond the semiconductor chip 20 . This curing step can be carried out in the same way as in the first embodiment.
  • FIGS. 5A and 5B A method of manufacturing a semiconductor device in accordance with a fourth embodiment of the present invention is shown in FIGS. 5A and 5B.
  • the substrate 12 of the first embodiment is used, and an anisotropic conductive material 56 (adhesive) is provided on the substrate 12 .
  • the difference between this embodiment and the first embodiment is in the thickness of the anisotropic conductive material 56 . That is to say, as shown in FIG. 5A, in this embodiment the thickness of the anisotropic conductive material 56 is greater than the thickness of the anisotropic conductive material 16 shown in FIG. 1A.
  • the anisotropic conductive material 56 is thicker than the interval between the surface 24 of the semiconductor chip 20 having the electrodes 22 and the interconnect pattern 10 formed on the substrate 12 .
  • the anisotropic conductive material 56 is at least slightly larger than the semiconductor chip 20 . It should be noted that it is sufficient for either of these thickness and size conditions to be satisfied.
  • the semiconductor chip 20 is then pressed toward the substrate 12 and heat is applied by the jig 30 , for example.
  • the anisotropic conductive material 56 surrounds a part or all of a lateral surface 28 of the semiconductor chip 20 , as shown in FIG. 5B.
  • solder balls are formed in the same way as in the steps shown in FIGS. 1C and 1D, and the semiconductor device is obtained.
  • the semiconductor chip 20 since at least part of the lateral surface 28 of the semiconductor chip 20 are covered by the anisotropic conductive material 56 , the semiconductor chip 20 is protected from mechanical damage. Moreover, since the anisotropic conductive material 56 covers as far as a position removed from the electrodes 22 , corrosion of the electrodes 22 and so on can be prevented.
  • the present invention can be applied to any semiconductor device to which FDB is applied, such as a semiconductor device to which Chip on Film (COF) or Chip on Board (COB) is applied, or the like.
  • COF Chip on Film
  • COB Chip on Board
  • a circuit board 1000 on which is mounted a semiconductor device 1100 fabricated by the method of the above described embodiment is shown in FIG. 6.
  • An organic substrate such as a glass epoxy substrate or the like is generally used for the circuit board 1000 .
  • an interconnect pattern of for example copper is formed to provide a desired circuit. Then electrical connection is achieved by mechanical connection of the interconnect pattern and external electrodes of the semiconductor device 1100 .
  • the semiconductor device 1100 has a mounting area which can be made as small as the area for mounting a bare chip, and therefore when this circuit board 1000 is used in an electronic instrument, the electronic instrument itself can be made more compact. Moreover, a larger mounting space can be obtained within the same area, and therefore higher functionality is possible.
  • the present invention can be applied to various surface-mounted electronic components.
  • electronic components for example, may be cited resistors, capacitors, coils, oscillators, filters, temperature sensors, thermistors, varistors, variable resistors, and fuses.

Abstract

A method of manufacturing a semiconductor device comprises: a first step of interposing a thermosetting anisotropic conductive material 16 between a substrate 12 and a semiconductor chip 20; a second step in which pressure and heat are applied between the semiconductor chip 20 and the substrate 12, an interconnect pattern 10 and electrodes 22 are electrically connected, and the anisotropic conductive material 16 is spreading out beyond the semiconductor chip 20 and is cured in the region of contact with the semiconductor chip 20; and a third step in which the region of the anisotropic conductive material 16 other than the region of contact with the semiconductor chip 20 is heated.

Description

    TECHNICAL FIELD
  • The present invention relates to a semiconductor device and method of manufacture thereof, and to a circuit board and an electronic instrument. [0001]
  • BACKGROUND ART
  • In recent years, with the increasing compactness of electronic instruments, semiconductor device packages adapted to high density mounting are in demand. In response to this, surface mounting packages such as a ball grid array (BGA) and a chip scale/size package (CSP) have been developed. In a surface mounting package, a substrate may be used which has formed thereon an interconnect pattern for connection to a semiconductor chip. [0002]
  • In a conventional surface mounting package, since there is a step of providing a protective film to protect the interconnect pattern and so forth, it is has been difficult to improve the productivity. [0003]
  • The present invention solves this problem, and has as its objective the provision of a method of manufacturing a semiconductor device and a semiconductor device manufactured by the method, of a circuit board and of an electronic instrument, having excellent reliability and productivity. [0004]
  • DISCLOSURE OF THE INVENTION
  • (1) A method of manufacturing a semiconductor device of the present invention comprises: [0005]
  • a first step of interposing an adhesive between a surface of a substrate on which an interconnect pattern is formed and a surface of a semiconductor chip on which electrodes are formed; [0006]
  • a second step of applying energy between the semiconductor chip and the substrate, electrically connecting the interconnect pattern and the electrodes, and making adhesive properties of the adhesive effective in the region of contact with the semiconductor chip while the adhesive spreading out beyond the semiconductor chip; and [0007]
  • a third step of applying energy to the region of the adhesive other than the region of contact with the semiconductor chip. [0008]
  • (2) In this method of manufacturing a semiconductor device, the adhesive may be thermosetting; [0009]
  • the energy applied in the second step may be pressure and heat; and [0010]
  • the energy applied in the third step may be heat. [0011]
  • The adhesive is cured in the region of contact with the semiconductor chip, and thereafter, the region other than the region of contact is heated and cured. Thus the adhesive is also cured in the region where it spreads out beyond the semiconductor chip. By means of this, the possibility of the adhesive coming apart from the substrate and allowing the ingress of water, leading to migration of the interconnect pattern can also be prevented. Since the adhesive is cured, the inclusion of water can be prevented. [0012]
  • (3) In this method of manufacturing a semiconductor device, the interconnect pattern and the electrodes may be electrically connected by conductive particles dispersed in the adhesive. [0013]
  • Since the interconnect pattern and electrodes are electrically connected by the conductive particles, a semiconductor device can be manufactured by a method of excellent reliability and productivity. [0014]
  • (4) In this method of manufacturing a semiconductor device, before the first step, the adhesive may be previously disposed on the surface of the semiconductor chip on which the electrodes are formed. [0015]
  • (5) In this method of manufacturing a semiconductor device, before the first step, the adhesive may be previously disposed on the surface of the substrate on which the interconnect pattern is formed. [0016]
  • (6) In this method of manufacturing a semiconductor device, in the third step, energy may be applied to a portion of the adhesive at which curing is not completed in the second step. [0017]
  • (7) In this method of manufacturing a semiconductor device, in the third step, the adhesive may be heated by a heating jig. [0018]
  • (8) In this method of manufacturing a semiconductor device, a nonadhesive layer having high nonadhesive properties to the adhesive may be interposed between the heating jig and the adhesive, and the adhesive is heated. [0019]
  • (9) In this method of manufacturing a semiconductor device, the heating jig may be provided with the nonadhesive layer. [0020]
  • (10) In this method of manufacturing a semiconductor device, the nonadhesive layer may be disposed on the adhesive. [0021]
  • (11) In this method of manufacturing a semiconductor device, in the third step, energy may be applied to the adhesive without contacting the adhesive. [0022]
  • (12) This method of manufacturing a semiconductor device may further comprise: [0023]
  • a reflow step in which solder balls connecting to the interconnect pattern are formed on the substrate, [0024]
  • wherein the third step may be carried out in the reflow step. [0025]
  • (13) This method of manufacturing a semiconductor device may further comprise: [0026]
  • a reflow step in which in addition to the semiconductor chip, another electronic component is electrically connected to the interconnect pattern; [0027]
  • wherein the third step may be carried out in the reflow step. [0028]
  • (14) In this method of manufacturing a semiconductor device, after the third step, the substrate may be cut in a region other than a region in which the adhesive contacts with the semiconductor chip. [0029]
  • (15) In this method of manufacturing a semiconductor device, in the second step, the adhesive may be caused to surround at least a part of a lateral surface of the semiconductor chip. [0030]
  • Since the adhesive covers at least a part of the lateral surface of the semiconductor chip, not only is the semiconductor chip protected from mechanical damage, but also water can be prevented from reaching the electrodes, and corrosion can be prevented. [0031]
  • (16) In this method of manufacturing a semiconductor device, the adhesive may be provided before the first step at a thickness greater than the interval between the semiconductor chip and the substrate after the second step, and may spread out beyond the semiconductor chip by applying pressure between the semiconductor chip and the substrate in the second step. [0032]
  • (17) In this method of manufacturing a semiconductor device, the adhesive may include a shading material. [0033]
  • Since the adhesive includes a shading material, light can be prevented from reaching the surface of the semiconductor chip having the electrodes, and so malfunction of the semiconductor chip can be prevented. [0034]
  • (18) A method of manufacturing a semiconductor device according to the present invention comprises: [0035]
  • a first step of interposing an adhesive between a surface of a substrate on which an interconnect pattern is formed and a surface of a semiconductor chip on which electrodes are formed; [0036]
  • a second step of electrically connecting the interconnect pattern and the electrodes, and curing the adhesive at least in a position between the semiconductor chip and the substrate while the adhesive spreading out beyond the semiconductor chip; and [0037]
  • a third step of cutting the substrate in a region in which the adhesive spreads out beyond the semiconductor chip. [0038]
  • According to the present invention, the adhesive is cut after it is provided spreading out beyond the semiconductor chip. Thus, there is no requirement for accurate positioning with respect to the semiconductor chip at the same size as the semiconductor chip. Since the adhesive is cut in the region spreading out beyond the semiconductor chip together with the substrate, the entire surface of the substrate is covered by the adhesive so that migration and the like of the interconnect pattern can be prevented. [0039]
  • (19) In this method of manufacturing a semiconductor device, the adhesive may be a thermosetting adhesive, and heat may be applied to the adhesive in the second step. [0040]
  • (20) In this method of manufacturing a semiconductor device, the adhesive may be a thermoplastic adhesive, and the adhesive may be cooled in the second step. [0041]
  • (21) In this method of manufacturing a semiconductor device, the interconnect pattern and the electrodes may be electrically connected by conductive particles dispersed in the adhesive. [0042]
  • (22) In this method of manufacturing a semiconductor device, before the first step, the adhesive may be previously disposed on the surface of the semiconductor chip on which the electrodes are formed. [0043]
  • (23) In this method of manufacturing a semiconductor device, before the first step, the adhesive may be previously disposed on the surface of the substrate on which the interconnect pattern is formed. [0044]
  • (24) In this method of manufacturing a semiconductor device, in the third step, a cutting position may be in a region outside an end of the interconnect pattern of the substrate. [0045]
  • (25) In this method of manufacturing a semiconductor device, [0046]
  • in the second step, the whole of the adhesive may be cured; and [0047]
  • in the third step, the cured adhesive may be cut. [0048]
  • Since the cured adhesive is cut, the cutting can be carried out easily. [0049]
  • (26) In this method of manufacturing a semiconductor device, in the second step, the adhesive may be caused to surround at least a part of a lateral surface of the semiconductor chip. [0050]
  • Since the adhesive covers at least a part of the lateral surface of the semiconductor chip, not only is the semiconductor chip protected from mechanical damage, but also water can be prevented from reaching the electrodes, and corrosion can be prevented. [0051]
  • (27) In this method of manufacturing a semiconductor device, the adhesive may be provided before the first step at a thickness greater than the interval between the semiconductor chip and the substrate after the second step, and may spread out beyond the semiconductor chip by applying pressure between the semiconductor chip and the substrate in the second step. [0052]
  • (28) In this method of manufacturing a semiconductor device, the adhesive may include a shading material. [0053]
  • Since the adhesive includes a shading material, light can be prevented from reaching the surface of the semiconductor chip having the electrodes, and so malfunction of the semiconductor chip can be prevented. [0054]
  • (29) A semiconductor device according to the present invention comprises: [0055]
  • a semiconductor chip having electrodes; a substrate having an interconnect pattern; and a thermosetting adhesive; [0056]
  • wherein the electrodes and the interconnect pattern are electrically connected; and [0057]
  • wherein the adhesive is interposed between a surface of the substrate on which the interconnect pattern is formed and a surface of the semiconductor chip on which the electrodes are formed, and spreads out beyond the semiconductor chip, and the whole of the adhesive is cured. [0058]
  • According to the present invention, the adhesive is also cured in a region outside that of contact with the semiconductor chip. Thus, the possibility of the adhesive coming apart from the substrate and allowing the ingress of water, leading to migration of the interconnect pattern can be prevented. Also, since all of the adhesive is cured, the inclusion of water can be prevented. [0059]
  • (30) In this semiconductor device, conductive particles may be dispersed in the adhesive to form an anisotropic conductive material. [0060]
  • Since the interconnect pattern and electrodes are electrically connected by the anisotropic conductive material, the reliability and productivity are excellent. [0061]
  • (31) In this semiconductor device, the anisotropic conductive material may be provided to cover the whole of the interconnect pattern. [0062]
  • (32) In this semiconductor device, the adhesive may cover at least a part of a lateral surface of the semiconductor chip. [0063]
  • Since the adhesive covers at least a part of the lateral surface of the semiconductor chip, the semiconductor chip is protected from mechanical damage. Additionally, since the semiconductor chip is covered by the adhesive as far as a position remote from the electrodes, water can be prevented from reaching the electrodes, and corrosion can be prevented. [0064]
  • (33) In this semiconductor device, the adhesive may include a shading material. [0065]
  • Since the adhesive includes a shading material, light can be prevented from reaching the surface of the semiconductor chip having the electrodes, and so malfunction of the semiconductor chip can be prevented. [0066]
  • (34) A semiconductor device according to the present invention is manufactured by the above-described method. [0067]
  • (35) On a circuit board according to the present invention, the above-described semiconductor device is mounted. [0068]
  • (36) An electronic instrument according to the present invention has the above-described circuit board.[0069]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1A to [0070] 1D show a method of manufacturing a semiconductor device in accordance with a first embodiment relating to the present invention;
  • FIGS. 2A and 2B show a modification of the first embodiment; [0071]
  • FIGS. 3A and 3B show a method of manufacturing a semiconductor device in accordance with a second embodiment relating to the present invention; [0072]
  • FIGS. 4A and 4B show a method of manufacturing a semiconductor device in accordance with a third embodiment relating to the present invention; [0073]
  • FIGS. 5A and 5B show a method of manufacturing a semiconductor device in accordance with a fourth embodiment of the present invention; [0074]
  • FIG. 6 shows a circuit board on which is mounted a semiconductor device in accordance with the embodiment of the present invention; and [0075]
  • FIG. 7 shows an electronic instrument having a circuit board on which is mounted a semiconductor device in accordance with the embodiment of the present invention.[0076]
  • BEST MODE FOR CARRING OUT THE INVENTION
  • A preferred embodiment of the present invention will be described, with reference to the drawings. [0077]
  • FIRST EMBODIMENT
  • A method of manufacturing a semiconductor device in accordance with the first embodiment is shown in FIGS. 1A to [0078] 1D. In this embodiment, a substrate 12 is used which has an interconnect pattern 10 formed on at least one surface 18, as shown in FIG. 1A.
  • The [0079] substrate 12 may be a flexible substrate formed of an organic material, a metal substrate formed of an inorganic material, or a combination of these. As a flexible substrate may be used a tape carrier. If the electric conductivity of the substrate 12 is high, an insulating film is formed between the substrate 12 and the interconnect pattern 10 and on inner surfaces of through holes 14. In addition, the insulating film may also be formed on a surface of the substrate opposite to the surface on which the interconnect pattern 10 is formed.
  • The through [0080] holes 14 are formed in the substrate 12, and the interconnect pattern 10 is formed on the substrate, covering the through holes 14. Lands 17 for external electrodes are formed over the through holes 14, as part of the interconnect pattern 10.
  • An anisotropic [0081] conductive material 16, as one example of an adhesive, is provided on a thus obtained substrate 12. In the description that follows, an anisotropic conductive material is given as an example of an adhesive. The anisotropic conductive material 16 comprises an adhesive (binder) in which are dispersed conductive particles (conductive filler), and in some cases a dispersant is added. The anisotropic conductive material 16 could be previously formed as a sheet that is affixed to the substrate 12, or it could equally well be provided as a liquid on the substrate 12. The anisotropic conductive material 16 may be provided to be larger than a surface 24 of a semiconductor chip 20 on which electrodes 22 are provided, or may be provided in a quantity to be smaller than the surface 24, then compressed so as to spread out beyond the surface 24.
  • Alternatively, the anisotropic [0082] conductive material 16 may be provided on the surface 24 of the semiconductor chip 20, in a quantity to be compressed so as to spread out beyond the surface 24. It should be noted that even if an adhesive not including conductive particles is used, the electrodes 22 and interconnect pattern 10 can be electrically connected.
  • In this embodiment, a thermosetting adhesive is used as the anisotropic conductive material, and the anisotropic [0083] conductive material 16 may further include a shading material. As a shading material can be used, for example, a black dye or black pigment dispersed in an adhesive resin.
  • As the adhesive may be used a thermosetting adhesive as typified by an epoxy type, or a photocurable adhesive as typified by an epoxy or acrylate type. Further, the type of adhesive cured by electron beam, or a thermoplastic (thermal adhesion) type of adhesive may equally be used. In the following description, if an adhesive other than thermosetting is used, the provision of energy should be substituted in place of the application of heat or pressure. [0084]
  • Next, the [0085] semiconductor chip 20 is mounted on the anisotropic conductive material 16, for example. In more detail, the semiconductor chip 20 is mounted such that the surface 24 of the semiconductor chip 20 on which the electrodes 22 are formed faces the anisotropic conductive material 16. Moreover, the semiconductor chip 20 is disposed so that the each electrode 22 is positioned over a land (not shown in the figures) for connection of the electrodes to the interconnect pattern 10. It should be noted that the semiconductor chip 20 may have the electrodes 22 formed on two edges only, or may have the electrodes 22 formed on four edges. The electrodes 22 are commonly in the form of projections made of gold, solder or the like provided on aluminum pads. The electrodes 22 may be formed on the interconnect pattern 10 side in the form of such projections or projections formed by etching the interconnect pattern 10.
  • By means of the above process, the anisotropic [0086] conductive material 16 is positioned between the surface 24 of the semiconductor chip 20 on which the electrodes 22 are formed and the surface 18 of the substrate 12 on which the interconnect pattern 10 is formed. A jig 30 is then used to press a surface 26 of the semiconductor chip 20 which is opposite to the surface 24 on which the electrodes 22 are formed such that the semiconductor chip 20 is subjected to pressure in the direction of the substrate 12. Alternatively, pressure may be applied between the semiconductor chip 20 and the substrate 12. Even if the anisotropic conductive material 16 as an adhesive is provided within the area of the surface 24 of the semiconductor chip 20, the applied pressure causes it to spread out beyond the surface 24. The jig 30 has an internal heater 32, and applies heat to the semiconductor chip 20. It should be noted that considering the requirement as far as possible to apply heat also to the spread out portion of the anisotropic conductive material 16, the jig 30 used preferably has a greater plan area than the plan area of the semiconductor chip 20. In this way, heat can easily be applied to the periphery of the semiconductor chip 20.
  • Thus, as shown in FIG. 1B, the [0087] electrodes 22 of the semiconductor chip 20 and the interconnect pattern 10 are electrically connected through the conductive particles of the anisotropic conductive material 16. According to this embodiment, since the interconnect pattern 10 and electrodes 22 are electrically connected through the anisotropic conductive material 16, a semiconductor device can be manufactured by a method of excellent reliability and productivity.
  • Since heat is applied to the [0088] semiconductor chip 20 by the jig 30, the anisotropic conductive material 16 is cured in the region of contact with the semiconductor chip 20. In the region not contacting the semiconductor chip 20 or the region apart from the semiconductor chip 20, heat does not reach the anisotropic conductive material 16, so that the curing is incomplete. The curing of these regions is carried out in the following step.
  • As shown in FIG. 1C, [0089] solder 34 is provided within and around the periphery of the through holes 14 in the substrate 12. A cream solder or the like may be used to form the solder 34 by printing. Alternatively, pre-formed solder balls may be mounted in the above-described position.
  • The [0090] solder 34 is then heated in a reflow step, and solder balls 36 are formed as shown in FIG. 1D. The solder balls 36 function as external electrodes. In this reflow step, not only the solder 34 but also the anisotropic conductive material 16 is heated. This heat cures the regions of the anisotropic conductive material 16 which are not yet cured. That is to say, of the anisotropic conductive material 16, the region not contacting the semiconductor chip 20 or the region apart from the semiconductor chip 20, is cured in the reflow step of forming the solder balls 36.
  • In the thus obtained [0091] semiconductor device 1, since the whole of the anisotropic conductive material 16 is cured, the possibility of the anisotropic conductive material 16 around the semiconductor chip 20 coming apart from the substrate 12 and allowing the ingress of water, leading to migration of the interconnect pattern 10 is prevented. Since the whole of the anisotropic conductive material 16 is cured, the inclusion of water within the anisotropic conductive material 16 can also be prevented.
  • Further in the [0092] semiconductor device 1, since the electrodes 22 provided on the surface 24 of the semiconductor chip 20 are covered by the anisotropic conductive material 16 which includes a shading material, light can be prevented from reaching this surface 24. Therefore, malfunction of the semiconductor chip 20 can be prevented.
  • FIGS. 2A and 2B show a modification of the first embodiment. In these modifications, the structure which is the same as in the first embodiment is indicated by the same reference numerals, and description of this structure and the effect of this structure is omitted. The same is true for the following embodiments. [0093]
  • The step shown in FIG. 2A can be carried out after the step of FIG. 1B and before the step of FIG. 1C. In more detail, of the anisotropic [0094] conductive material 16, the region not contacting the semiconductor chip 20 and the region apart from the semiconductor chip 20, are heated by a heating jig 38. The heating jig 38 is preferably provided with a nonadhesive layer 39 formed of Teflon or the like having high nonadhesive properties to the anisotropic conductive material 16 that is an example of an adhesive, so that uncured anisotropic conductive material 16 does not adhere thereto. Alternatively, the nonadhesive layer 39 may be provided on the anisotropic conductive material 16 that is an example of an adhesive. Further, the anisotropic conductive material 16 as an example of an adhesive may be heated by a non-contact method. By this means, of the anisotropic conductive material 16, the region not contacting the semiconductor chip 20 and the region apart from the semiconductor chip 20 can be cured. In place of a jig, a hot air blower or optical heater capable of localized heating may be used.
  • Alternatively, as shown in FIG. 2B, after the step of FIG. 1B and before the step of FIG. 1C, a reflow step may be carried out to electrically connect an [0095] electronic component 40 distinct from the semiconductor chip 20 to the interconnect pattern 10. By means of this reflow step, of the anisotropic conductive material 16, the region not contacting the semiconductor chip 20 and the region apart from the semiconductor chip 20 is heated and cured. It should be noted that as the electronic component 40 may be cited for example a resistor, capacitor, coil, oscillator, filter, temperature sensor, thermistor, varistor, variable resistor, or a fuse.
  • According to these modifications also, all of the anisotropic [0096] conductive material 16 can be cured, and the possibility of the anisotropic conductive material 16 coming apart from the substrate 12 and allowing the ingress of water, leading to migration of the interconnect pattern 10 can be prevented. Since the whole of the anisotropic conductive material 16 is cured, the inclusion of water can also be prevented.
  • After the above described steps, the [0097] substrate 12 may be cut in the region in which the anisotropic conductive material 16 being an example of an adhesive spreads beyond the semiconductor chip 20.
  • This embodiment has been described with a substrate with interconnects on one surface only as the [0098] substrate 12, but is not limited to this, and a double-sided interconnect substrate or multi-layer interconnect may be used. In this case, in stead of disposing solder in the through holes, solder balls may be formed on lands provided on the surface opposite to that on which the semiconductor chip is mounted. In place of solder balls other conductive projections may be used. The connection between the semiconductor chip and the substrate may be carried out by wire bonding. These observations apply equally to the following embodiments.
  • In this embodiment, not only a thermosetting adhesive, but also an anisotropic [0099] conductive material 16 being an example of a thermoplastic adhesive may be used. A thermoplastic adhesive can be hardened by cooling. Alternatively, an adhesive which can be hardened by radiation such as ultraviolet light may be used. This applies equally to the following embodiments.
  • SECOND EMBODIMENT
  • A method of manufacturing the semiconductor device in accordance with the second embodiment is shown in FIGS. 3A and 3B. This embodiment is carried out following on from the first embodiment. [0100]
  • More specifically, in this embodiment, following on from the step of FIG. 1D, the anisotropic [0101] conductive material 16 and substrate 12 are held by a fixed blade 41, and cut by a movable blade 42 to a size slightly larger than the semiconductor chip 20, as shown in FIG. 3A, yielding a semiconductor device 2 shown in FIG. 3B. The cutting means is not limited thereto, and any other available cutting means and holding means can be applied. Since the substrate 12 is cut together with the anisotropic conductive material 16, the cut through the two is coplanar, and the entire surface of the substrate 12 is covered by the anisotropic conductive material 16. Therefore, the interconnect pattern 10 is not exposed, and moisture is prevented from reaching the interconnect pattern 10 and causing migration.
  • According to this embodiment, since the anisotropic [0102] conductive material 16 is cut, it does not require to be previously cut to the same size as the semiconductor chip 20 or slightly larger, and accurate positioning with respect to the semiconductor chip 20 is not required.
  • It should be noted that this embodiment is an example of the anisotropic [0103] conductive material 16 and substrate 12 being cut after the solder balls 36 are formed, but the timing of the cut is independent of the formation of the solder balls 36, as long as it is at least after the semiconductor chip 20 has been mounted on the anisotropic conductive material 16. However, the anisotropic conductive material 16 is preferably cured at least in the region of contact with the semiconductor chip 20. In this case, mispositioning of the semiconductor chip 20 and interconnect pattern 10 can be prevented. If the anisotropic conductive material 16 is cured rather than uncured in the location of the cut, the cutting operation will be easier.
  • It should be noted that when the [0104] substrate 12 is cut, the whole of the anisotropic conductive material 16 being an example of an adhesive may be cured in a single operation. For example, when the electrodes 22 of the semiconductor chip 20 and the interconnect pattern 10 are electrically connected, to the whole of the anisotropic conductive material 16 being an example of an adhesive heat may be applied or cooling applied. When a thermosetting adhesive is used, a jig may be used which contacts both of the semiconductor chip 20 and the adhesive spreading out beyond the semiconductor chip 20. Alternatively, heating may be applied by means of an oven.
  • THIRD EMBODIMENT
  • A method of manufacturing a semiconductor device in accordance with the third embodiment is shown in FIGS. 4A and 4B show. In this embodiment, the [0105] substrate 12 of the first embodiment is used, and on the substrate 12 is formed a protective layer 50. The protective layer 50 is such as to cover the interconnect pattern 10, preventing contact with water, and for example solder resist may be used.
  • The [0106] protective layer 50 is formed around a region 52 that is larger in extent than the region in which the semiconductor chip 20 is mounted on the substrate 12. That is to say, the region 52 is larger than the surface 24 of the semiconductor chip 20 having the electrodes 22, and within this region 52 the lands (not shown in the drawings) for connection to the electrodes 22 of the semiconductor chip 20 are formed on the interconnect pattern 10. Alternatively, the protective layer 50 may be formed to avoid at least portions for electrical connection to the electrode 20 of the semiconductor chip 20.
  • On such a [0107] substrate 12 an anisotropic conductive material 54 (adhesive) of a material which can be selected as the anisotropic conductive material 16 of the first embodiment is provided. It should be noted that the anisotropic conductive material 54 does not necessarily contain a shading material, but if it does contain a shading material then the same effect as in the first embodiment is obtained.
  • In this embodiment, the anisotropic [0108] conductive material 54 is provided from the region of mounting of the semiconductor chip 20 to the protective layer 50. That is to say, the anisotropic conductive material 54 covers the interconnect pattern 10 and substrate 12 in the region 52 in which the protective layer 50 is not formed, and is also formed to overlap the edge of the protective layer 50 surrounding the region 52. Alternatively, the anisotropic conductive material 54 being an example of an adhesive may be provided on the semiconductor chip 20 side. In more detail, the description in the first embodiment applies.
  • The [0109] semiconductor chip 20 is then pressed toward the substrate 12 and heat is applied by the jig 30, as shown in FIG. 4A. Alternatively, pressure is applied at least between the semiconductor chip 20 and the substrate 12. In this way, the electrodes 22 of the semiconductor chip 20 and the interconnect pattern 10 are electrically connected, as shown in FIG. 4B. Thereafter, in the same way as in the steps shown in FIGS. 1C and 1D, solder balls are formed, and the semiconductor device is obtained.
  • According to this embodiment, the anisotropic [0110] conductive material 54 is not only formed in the region 52 in which the protective layer 50 is not formed, but also formed to overlap the edge of the protective layer 50 surrounding the region 52. Consequently, there is no gap between the anisotropic conductive material 54 and the protective layer 50, and the interconnect pattern 10 is not exposed, so that migration can be prevented.
  • It should be noted that in this embodiment, it is preferable that the anisotropic [0111] conductive material 54 is cured also in the region spreading beyond the semiconductor chip 20. This curing step can be carried out in the same way as in the first embodiment.
  • FOURTH EMBODIMENT
  • A method of manufacturing a semiconductor device in accordance with a fourth embodiment of the present invention is shown in FIGS. 5A and 5B. In this embodiment, the [0112] substrate 12 of the first embodiment is used, and an anisotropic conductive material 56 (adhesive) is provided on the substrate 12. The difference between this embodiment and the first embodiment is in the thickness of the anisotropic conductive material 56. That is to say, as shown in FIG. 5A, in this embodiment the thickness of the anisotropic conductive material 56 is greater than the thickness of the anisotropic conductive material 16 shown in FIG. 1A. More specifically, the anisotropic conductive material 56 is thicker than the interval between the surface 24 of the semiconductor chip 20 having the electrodes 22 and the interconnect pattern 10 formed on the substrate 12. The anisotropic conductive material 56 is at least slightly larger than the semiconductor chip 20. It should be noted that it is sufficient for either of these thickness and size conditions to be satisfied.
  • As shown in FIG. 5A, the [0113] semiconductor chip 20 is then pressed toward the substrate 12 and heat is applied by the jig 30, for example. By doing this, the anisotropic conductive material 56 surrounds a part or all of a lateral surface 28 of the semiconductor chip 20, as shown in FIG. 5B. Thereafter, solder balls are formed in the same way as in the steps shown in FIGS. 1C and 1D, and the semiconductor device is obtained.
  • According to this embodiment, since at least part of the [0114] lateral surface 28 of the semiconductor chip 20 are covered by the anisotropic conductive material 56, the semiconductor chip 20 is protected from mechanical damage. Moreover, since the anisotropic conductive material 56 covers as far as a position removed from the electrodes 22, corrosion of the electrodes 22 and so on can be prevented.
  • Although the above embodiment has been described principally in terms of a chip size/scale package (CSP) of face-down bonding (FDB), the present invention can be applied to any semiconductor device to which FDB is applied, such as a semiconductor device to which Chip on Film (COF) or Chip on Board (COB) is applied, or the like. [0115]
  • A [0116] circuit board 1000 on which is mounted a semiconductor device 1100 fabricated by the method of the above described embodiment is shown in FIG. 6. An organic substrate such as a glass epoxy substrate or the like is generally used for the circuit board 1000. On the circuit board 1000, an interconnect pattern of for example copper is formed to provide a desired circuit. Then electrical connection is achieved by mechanical connection of the interconnect pattern and external electrodes of the semiconductor device 1100.
  • It should be noted that the [0117] semiconductor device 1100 has a mounting area which can be made as small as the area for mounting a bare chip, and therefore when this circuit board 1000 is used in an electronic instrument, the electronic instrument itself can be made more compact. Moreover, a larger mounting space can be obtained within the same area, and therefore higher functionality is possible.
  • Then as an example of an electronic instrument equipped with this [0118] circuit board 1000, a notebook personal computer 1200 is shown in FIG. 7.
  • It should be noted that, whether active components or passive components, the present invention can be applied to various surface-mounted electronic components. As electronic components, for example, may be cited resistors, capacitors, coils, oscillators, filters, temperature sensors, thermistors, varistors, variable resistors, and fuses. [0119]

Claims (11)

1-36. (Canceled).
37. A semiconductor device comprising:
a semiconductor chip having electrodes;
a substrate having an interconnect pattern formed thereon and electrically connected to the electrodes, the substrate having a first region on which the semiconductor chip is mounted and a second region which surrounds the first region, the interconnect pattern having a first edge portion in the second region; and
an adhesive disposed at least in a part of the first and second regions; the adhesive having a second edge in the second region, the second edge located on the first edge of the interconnect pattern.
38. The semiconductor device as defined in claim 37, conductive particles being dispersed in the adhesive to form an anisotropic conductive material.
39. The semiconductor device as defined in claim 37, the adhesive being provided to cover the whole upper surface of the interconnect pattern.
40. The semiconductor device as defined in claim 37, the adhesive covering at least a part of the lateral surface of the semiconductor chip.
41. The semiconductor device as defined in claim 37, the adhesive including a shading material.
42. A circuit board on which is mounted the semiconductor device as defined in claim 37.
43. An electronic instrument having the semiconductor device as defined in claim 37.
44. The semiconductor device as defined in claim 37, the substrate having a third edge, the first edge located on the third edge.
45. The semiconductor device as defined in claim 37, the interconnect pattern having a first side surface at the first edge, the adhesive having a second side surface at the second edge, and the first and second side surfaces being positioned to be flat.
46. The semiconductor device as defined in claim 44, the interconnect pattern having a first side surface at the first edge, the adhesive having a second side surface at the second edge, the substrate having a third side surface at the third edge, and the first, second and third side surfaces being positioned to be flat.
US10/893,993 1998-07-01 2004-07-20 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument Abandoned US20040256739A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US10/893,993 US20040256739A1 (en) 1998-07-01 2004-07-20 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US11/391,559 US7332371B2 (en) 1998-07-01 2006-03-29 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US12/003,367 US7868466B2 (en) 1998-07-01 2007-12-21 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
JP10-201246 1998-07-01
JP20124698 1998-07-01
US09/486,317 US6462284B1 (en) 1998-07-01 1999-06-25 Semiconductor device and method of manufacture thereof
US10/190,515 US6972381B2 (en) 1998-07-01 2002-07-09 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US10/893,993 US20040256739A1 (en) 1998-07-01 2004-07-20 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/190,515 Division US6972381B2 (en) 1998-07-01 2002-07-09 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/391,559 Continuation US7332371B2 (en) 1998-07-01 2006-03-29 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument

Publications (1)

Publication Number Publication Date
US20040256739A1 true US20040256739A1 (en) 2004-12-23

Family

ID=16437769

Family Applications (9)

Application Number Title Priority Date Filing Date
US09/486,317 Expired - Lifetime US6462284B1 (en) 1998-07-01 1999-06-25 Semiconductor device and method of manufacture thereof
US09/486,561 Expired - Fee Related US6995476B2 (en) 1998-07-01 1999-06-25 Semiconductor device, circuit board and electronic instrument that include an adhesive with conductive particles therein
US10/190,515 Expired - Fee Related US6972381B2 (en) 1998-07-01 2002-07-09 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US10/190,580 Expired - Lifetime US6763994B2 (en) 1998-07-01 2002-07-09 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US10/893,993 Abandoned US20040256739A1 (en) 1998-07-01 2004-07-20 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US11/272,698 Expired - Fee Related US7198984B2 (en) 1998-07-01 2005-11-15 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US11/391,559 Expired - Fee Related US7332371B2 (en) 1998-07-01 2006-03-29 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US11/675,561 Expired - Fee Related US7560819B2 (en) 1998-07-01 2007-02-15 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US12/003,367 Expired - Fee Related US7868466B2 (en) 1998-07-01 2007-12-21 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument

Family Applications Before (4)

Application Number Title Priority Date Filing Date
US09/486,317 Expired - Lifetime US6462284B1 (en) 1998-07-01 1999-06-25 Semiconductor device and method of manufacture thereof
US09/486,561 Expired - Fee Related US6995476B2 (en) 1998-07-01 1999-06-25 Semiconductor device, circuit board and electronic instrument that include an adhesive with conductive particles therein
US10/190,515 Expired - Fee Related US6972381B2 (en) 1998-07-01 2002-07-09 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US10/190,580 Expired - Lifetime US6763994B2 (en) 1998-07-01 2002-07-09 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument

Family Applications After (4)

Application Number Title Priority Date Filing Date
US11/272,698 Expired - Fee Related US7198984B2 (en) 1998-07-01 2005-11-15 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US11/391,559 Expired - Fee Related US7332371B2 (en) 1998-07-01 2006-03-29 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US11/675,561 Expired - Fee Related US7560819B2 (en) 1998-07-01 2007-02-15 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US12/003,367 Expired - Fee Related US7868466B2 (en) 1998-07-01 2007-12-21 Semiconductor device and method of manufacture thereof, circuit board and electronic instrument

Country Status (8)

Country Link
US (9) US6462284B1 (en)
JP (3) JP3692935B2 (en)
KR (3) KR100510387B1 (en)
CN (3) CN1143373C (en)
HK (3) HK1032671A1 (en)
SG (1) SG102032A1 (en)
TW (3) TW452896B (en)
WO (3) WO2000002244A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070092993A1 (en) * 2005-10-26 2007-04-26 Elpida Memory, Inc. Semiconductor device packaging for avoiding metal contamination
US20120326305A1 (en) * 2011-06-23 2012-12-27 Siliconware Precision Industries Co., Ltd. Semiconductor package and fabrication method thereof

Families Citing this family (72)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3815149B2 (en) * 1999-11-04 2006-08-30 セイコーエプソン株式会社 Component mounting method and electro-optical device manufacturing method
US7102892B2 (en) * 2000-03-13 2006-09-05 Legacy Electronics, Inc. Modular integrated circuit chip carrier
US6487078B2 (en) * 2000-03-13 2002-11-26 Legacy Electronics, Inc. Electronic module having a three dimensional array of carrier-mounted integrated circuit packages
US6713854B1 (en) 2000-10-16 2004-03-30 Legacy Electronics, Inc Electronic circuit module with a carrier having a mounting pad array
DE10019443A1 (en) * 2000-04-19 2001-10-31 Texas Instruments Deutschland Device for fastening a semiconductor chip on a chip carrier
US6395326B1 (en) * 2000-05-31 2002-05-28 Advanced Cardiovascular Systems, Inc. Apparatus and method for depositing a coating onto a surface of a prosthesis
DE10046296C2 (en) * 2000-07-17 2002-10-10 Infineon Technologies Ag Electronic chip component with an integrated circuit and method for its production
JP2002076589A (en) * 2000-08-31 2002-03-15 Hitachi Ltd Electronic device and its manufacturing method
US7337522B2 (en) * 2000-10-16 2008-03-04 Legacy Electronics, Inc. Method and apparatus for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips
JP3653460B2 (en) * 2000-10-26 2005-05-25 三洋電機株式会社 Semiconductor module and manufacturing method thereof
EP1378152A4 (en) * 2001-03-14 2006-02-01 Legacy Electronics Inc A method and apparatus for fabricating a circuit board with a three dimensional surface mounted array of semiconductor chips
EP1393368A2 (en) * 2001-05-17 2004-03-03 Koninklijke Philips Electronics N.V. Product comprising a substrate and a chip attached to the substrate
JP2002353369A (en) * 2001-05-28 2002-12-06 Sharp Corp Semiconductor package and its manufacturing method
US20030059520A1 (en) 2001-09-27 2003-03-27 Yung-Ming Chen Apparatus for regulating temperature of a composition and a method of coating implantable devices
JP4137551B2 (en) * 2002-08-09 2008-08-20 日東電工株式会社 Surface protective film for transparent conductive substrate and transparent conductive substrate with surface protective film
JP2004134646A (en) * 2002-10-11 2004-04-30 Seiko Epson Corp Mounting structure of semiconductor element with bumps, mounting method of semiconductor element with bumps, electro-optical device, and electronic apparatus
US20050012225A1 (en) * 2002-11-15 2005-01-20 Choi Seung-Yong Wafer-level chip scale package and method for fabricating and using the same
US7338557B1 (en) 2002-12-17 2008-03-04 Advanced Cardiovascular Systems, Inc. Nozzle for use in coating a stent
KR100510518B1 (en) * 2003-01-30 2005-08-26 삼성전자주식회사 Semiconductor device and packaging method of the semiconductor device
US7087115B1 (en) * 2003-02-13 2006-08-08 Advanced Cardiovascular Systems, Inc. Nozzle and method for use in coating a stent
TW587325B (en) * 2003-03-05 2004-05-11 Advanced Semiconductor Eng Semiconductor chip package and method for manufacturing the same
US7104224B2 (en) * 2003-03-25 2006-09-12 Plasmadrive, Inc. System for improving the fuel efficiency of an engine
US7560376B2 (en) * 2003-03-31 2009-07-14 Tokyo Electron Limited Method for adjoining adjacent coatings on a processing element
US7341630B1 (en) * 2003-06-26 2008-03-11 Advanced Cardiovascular Systems, Inc. Stent coating system
US7381361B2 (en) 2003-06-26 2008-06-03 Intel Corporation Fabricating structures in micro-fluidic channels based on hydrodynamic focusing
JP2005019815A (en) * 2003-06-27 2005-01-20 Seiko Epson Corp Semiconductor device and its manufacturing method, circuit board and electronic apparatus
US7294533B2 (en) * 2003-06-30 2007-11-13 Intel Corporation Mold compound cap in a flip chip multi-matrix array package and process of making same
JP3921459B2 (en) * 2003-07-11 2007-05-30 ソニーケミカル&インフォメーションデバイス株式会社 Mounting method and mounting apparatus for electrical parts
US7672872B2 (en) * 2003-08-22 2010-03-02 Smurfit-Stone Container Enterprises, Inc. Point-of-purchase display with RFID inventory control
US7198675B2 (en) 2003-09-30 2007-04-03 Advanced Cardiovascular Systems Stent mandrel fixture and method for selectively coating surfaces of a stent
US6983884B2 (en) * 2004-02-19 2006-01-10 Neoteric Technology, Limited Method and apparatus for monitoring transfusion of blood
JP3943096B2 (en) * 2004-03-31 2007-07-11 シャープ株式会社 SEMICONDUCTOR DEVICE, ITS ELECTRIC INSPECTION METHOD, AND ELECTRONIC DEVICE HAVING THE SAME
JP4426900B2 (en) * 2004-05-10 2010-03-03 三井金属鉱業株式会社 Printed wiring board, manufacturing method thereof, and semiconductor device
JP4737370B2 (en) * 2004-10-29 2011-07-27 セイコーエプソン株式会社 Manufacturing method of semiconductor device
KR100610144B1 (en) * 2004-11-03 2006-08-09 삼성전자주식회사 manufacturing method of chip-on-board package having flip chip assembly structure
US7632307B2 (en) * 2004-12-16 2009-12-15 Advanced Cardiovascular Systems, Inc. Abluminal, multilayer coating constructs for drug-delivery stents
WO2006076381A2 (en) 2005-01-12 2006-07-20 Legacy Electronics, Inc. Radial circuit board, system, and methods
US8119458B2 (en) * 2005-02-01 2012-02-21 Nagraid S.A. Placement method of an electronic module on a substrate
EP1686512A1 (en) * 2005-02-01 2006-08-02 NagraID S.A. method for placing an electronic device on a substrate and placing device
US7785932B2 (en) * 2005-02-01 2010-08-31 Nagraid S.A. Placement method of an electronic module on a substrate and device produced by said method
DE102005013500A1 (en) * 2005-03-23 2006-10-05 Infineon Technologies Ag Semiconductor device and method for manufacturing a semiconductor device
JP2006286798A (en) * 2005-03-31 2006-10-19 Toray Eng Co Ltd Mounting method and apparatus
JP4544143B2 (en) 2005-06-17 2010-09-15 セイコーエプソン株式会社 Semiconductor device manufacturing method, semiconductor device, circuit board, and electronic apparatus
CN100433250C (en) * 2005-06-17 2008-11-12 精工爱普生株式会社 Manufacturing method for a semiconductor device, semiconductor device, circuit substrate and electronic device
KR100753393B1 (en) * 2005-11-03 2007-09-13 아이엔지플렉스(주) Thin Stack Flexible Printed Circuit Board and Manufacturing method thereof
US20070117268A1 (en) * 2005-11-23 2007-05-24 Baker Hughes, Inc. Ball grid attachment
US7867547B2 (en) 2005-12-19 2011-01-11 Advanced Cardiovascular Systems, Inc. Selectively coating luminal surfaces of stents
TW200740320A (en) * 2006-04-04 2007-10-16 Chicony Electronic Co Ltd Method of adhering electronic element and apparatus using the method
JP2007302864A (en) * 2006-04-11 2007-11-22 Hitachi Chem Co Ltd Adhesive film, and circuit element connecting structure using the same
US8003156B2 (en) 2006-05-04 2011-08-23 Advanced Cardiovascular Systems, Inc. Rotatable support elements for stents
US8603530B2 (en) 2006-06-14 2013-12-10 Abbott Cardiovascular Systems Inc. Nanoshell therapy
US8048448B2 (en) 2006-06-15 2011-11-01 Abbott Cardiovascular Systems Inc. Nanoshells for drug delivery
US8017237B2 (en) 2006-06-23 2011-09-13 Abbott Cardiovascular Systems, Inc. Nanoshells on polymers
JP5020629B2 (en) * 2006-12-28 2012-09-05 パナソニック株式会社 How to connect electronic components
JP5029026B2 (en) * 2007-01-18 2012-09-19 富士通株式会社 Manufacturing method of electronic device
KR100891330B1 (en) * 2007-02-21 2009-03-31 삼성전자주식회사 Semiconductor package apparatus, Manufacturing method of the semiconductor package apparatus, Card apparatus having the semiconductor package apparatus and Manufacturing method of the card apparatus having the semiconductor package apparatus
US8048441B2 (en) 2007-06-25 2011-11-01 Abbott Cardiovascular Systems, Inc. Nanobead releasing medical devices
KR20090041756A (en) * 2007-10-24 2009-04-29 삼성전자주식회사 Printed circuit board having adhesive layer and semiconductor package using the same
CN101940075A (en) * 2008-04-03 2011-01-05 夏普株式会社 Wiring board and semiconductor device using the wiring board
US20110147902A1 (en) * 2008-06-20 2011-06-23 Polymer Vision Limited Integrated Circuit Comprising Light Absorbing Adhesive
FR2943849B1 (en) * 2009-03-31 2011-08-26 St Microelectronics Grenoble 2 METHOD FOR PRODUCING SEMICONDUCTOR HOUSINGS AND SEMICONDUCTOR HOUSING
JP2010239022A (en) * 2009-03-31 2010-10-21 Mitsui Mining & Smelting Co Ltd Flexible printed wiring board and semiconductor device employing the same
JP5533199B2 (en) * 2010-04-28 2014-06-25 ソニー株式会社 Device board mounting method and board mounting structure thereof
JP5066231B2 (en) * 2010-07-28 2012-11-07 日東電工株式会社 Flip chip type semiconductor back film, strip-shaped semiconductor back film manufacturing method, and flip chip type semiconductor device
US9839143B2 (en) * 2012-04-10 2017-12-05 Panasonic Intellectual Property Management Co., Ltd. Electrode joining method, production method of electrode joined structure
US10522444B2 (en) * 2013-03-11 2019-12-31 Taiwan Semiconductor Manufacturing Company, Ltd. Surface treatment method and apparatus for semiconductor packaging
WO2015131185A1 (en) * 2014-02-28 2015-09-03 Intellipaper, Llc Integrated circuitry and methods for manufacturing same
DE102015112023B3 (en) 2015-07-23 2016-09-01 Infineon Technologies Ag METHOD FOR POSITIONING A SEMICONDUCTOR CHIP ON A SUPPORT AND METHOD FOR CONNECTIVELY CONNECTING A SEMICONDUCTOR CHIP WITH A SUPPORT
US10249515B2 (en) * 2016-04-01 2019-04-02 Intel Corporation Electronic device package
US11439025B2 (en) * 2016-06-08 2022-09-06 Fuji Corporation Method for forming circuit
CN108427520A (en) * 2018-04-02 2018-08-21 业成科技(成都)有限公司 Touch panel and its manufacturing method
CN113571430A (en) * 2020-04-28 2021-10-29 西部数据技术公司 Flip chip package with reduced underfill area

Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4811081A (en) * 1987-03-23 1989-03-07 Motorola, Inc. Semiconductor die bonding with conductive adhesive
US5128746A (en) * 1990-09-27 1992-07-07 Motorola, Inc. Adhesive and encapsulant material with fluxing properties
US5136365A (en) * 1990-09-27 1992-08-04 Motorola, Inc. Anisotropic conductive adhesive and encapsulant material
US5378859A (en) * 1992-03-02 1995-01-03 Casio Computer Co., Ltd. Film wiring board
US5394014A (en) * 1990-11-28 1995-02-28 Mitsubishi Denki Kabushiki Kaisha Semiconductor device improved in light shielding property and light shielding package
US5397864A (en) * 1991-11-20 1995-03-14 Sharp Kabushiki Kaisha Wiring board and a method for producing the same
US5473119A (en) * 1993-02-05 1995-12-05 W. L. Gore & Associates, Inc. Stress-resistant circuit board
US5535101A (en) * 1992-11-03 1996-07-09 Motorola, Inc. Leadless integrated circuit package
US5578527A (en) * 1995-06-23 1996-11-26 Industrial Technology Research Institute Connection construction and method of manufacturing the same
US5627405A (en) * 1995-07-17 1997-05-06 National Semiconductor Corporation Integrated circuit assembly incorporating an anisotropic elecctrically conductive layer
US5814401A (en) * 1997-02-04 1998-09-29 Motorola, Inc. Selectively filled adhesive film containing a fluxing agent
US5895971A (en) * 1996-03-08 1999-04-20 Nec Corporation Semiconductor device with electrical connection between semiconductor chip and substrate less breakable during shrinkage of adhesive compound
US6011315A (en) * 1996-12-13 2000-01-04 Sharp Kabushiki Kaisha Semiconductor device and film carrier tape and respective manufacturing methods thereof
US6058021A (en) * 1996-07-25 2000-05-02 Sharp Kabushiki Kaisha Structure of mounting a semiconductor element onto a substrate
US6061248A (en) * 1996-07-19 2000-05-09 Matsushita Electric Industrial Co., Ltd. Semiconductor chip-mounting board providing a high bonding strength with a semiconductor chip mounted thereon
US6063649A (en) * 1996-06-13 2000-05-16 Nec Corporation Device mounting a semiconductor element on a wiring substrate and manufacturing method thereof
US6077382A (en) * 1997-05-09 2000-06-20 Citizen Watch Co., Ltd Mounting method of semiconductor chip
US6081038A (en) * 1998-04-07 2000-06-27 Shinko Electric Industries Co., Ltd. Semiconductor chip package structure
US6157085A (en) * 1998-04-07 2000-12-05 Citizen Watch Co., Ltd. Semiconductor device for preventing exfoliation from occurring between a semiconductor chip and a resin substrate
US6208525B1 (en) * 1997-03-27 2001-03-27 Hitachi, Ltd. Process for mounting electronic device and semiconductor device
US6225704B1 (en) * 1999-02-12 2001-05-01 Shin-Etsu Chemical Co., Ltd. Flip-chip type semiconductor device
US6303873B1 (en) * 1995-10-31 2001-10-16 Ibiden Co., Ltd. Electronic part module and process for manufacturing the same
US6322936B1 (en) * 1997-02-24 2001-11-27 Seiko Epson Corporation Color filter and method of making the same

Family Cites Families (54)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5650546A (en) * 1979-09-29 1981-05-07 Sharp Corp Semiconductor device
JPS61156239A (en) 1984-12-28 1986-07-15 Canon Inc Flash-photographing device
JPS61156239U (en) * 1985-03-19 1986-09-27
JPS62190342U (en) * 1986-05-26 1987-12-03
US4749120A (en) * 1986-12-18 1988-06-07 Matsushita Electric Industrial Co., Ltd. Method of connecting a semiconductor device to a wiring board
JPH01129431A (en) * 1987-11-16 1989-05-22 Sharp Corp Mounting system of semiconductor chip
JPH0715087B2 (en) * 1988-07-21 1995-02-22 リンテック株式会社 Adhesive tape and method of using the same
JP2780293B2 (en) 1988-12-19 1998-07-30 松下電器産業株式会社 Semiconductor device
US5115545A (en) * 1989-03-28 1992-05-26 Matsushita Electric Industrial Co., Ltd. Apparatus for connecting semiconductor devices to wiring boards
JPH04292803A (en) * 1991-03-20 1992-10-16 Hitachi Ltd Anisotropic conductive film
JP2722857B2 (en) 1991-04-30 1998-03-09 日本ビクター株式会社 How to make a lens plate
JP3050345B2 (en) 1992-06-29 2000-06-12 東京応化工業株式会社 Connection method for integrated circuit elements
US5318651A (en) 1991-11-27 1994-06-07 Nec Corporation Method of bonding circuit boards
US5532101A (en) * 1992-06-15 1996-07-02 Canon Kabushiki Kaisha Image forming method
JPH0749413A (en) 1993-08-05 1995-02-21 Toray Ind Inc Manufacture of color filter
KR0171438B1 (en) * 1993-09-29 1999-10-15 모리시따 요오이찌 Method for mounting a semiconductor device on a circuit board, and a circuit board with a semiconductor device mounted thereon
JPH07225391A (en) 1994-02-14 1995-08-22 Toshiba Corp Liquid crystal display module
JPH07312377A (en) 1994-05-19 1995-11-28 Fujitsu Ltd Method and device for mounting semiconductor chip
US5677246A (en) * 1994-11-29 1997-10-14 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor devices
US5864178A (en) * 1995-01-12 1999-01-26 Kabushiki Kaisha Toshiba Semiconductor device with improved encapsulating resin
KR0181615B1 (en) * 1995-01-30 1999-04-15 모리시다 요이치 Semiconductor unit package, semiconductor unit packaging method, and encapsulant for use in semiconductor unit packaging
CN1123067C (en) * 1995-05-22 2003-10-01 日立化成工业株式会社 Semiconductor device having a semiconductor chip electrically connected to a wiring substrate
ID19376A (en) 1995-06-12 1998-07-09 Matsushita Electric Ind Co Ltd SEMICONDUCTOR UNIT PACKAGE, SEMICONDUCTOR UNIT PACKAGING METHOD, AND COMPACTING MATERIALS FOR USE IN PACKAGING SEMICONDUCTOR UNITS (FROM P-961658)
JP3435925B2 (en) * 1995-08-25 2003-08-11 ソニー株式会社 Semiconductor device
JP2970491B2 (en) * 1995-09-20 1999-11-02 ソニー株式会社 Semiconductor package and manufacturing method thereof
JPH09219579A (en) 1996-02-13 1997-08-19 Oki Electric Ind Co Ltd Connecting method and device of electronic part
JP2828021B2 (en) 1996-04-22 1998-11-25 日本電気株式会社 Bare chip mounting structure and manufacturing method
DE69736151T2 (en) * 1996-05-17 2007-05-10 Canon K.K. Photovoltaic arrangement and manufacturing process
JPH104126A (en) * 1996-06-14 1998-01-06 Sony Corp Mounting board, electronic component mounting, and semiconductor device
JPH104122A (en) 1996-06-14 1998-01-06 Hitachi Ltd Semiconductor device
JP3261981B2 (en) * 1996-06-17 2002-03-04 松下電器産業株式会社 Bonding method and bonding structure for work with bump
JPH1084014A (en) * 1996-07-19 1998-03-31 Shinko Electric Ind Co Ltd Manufacture of semiconductor device
JP3928753B2 (en) 1996-08-06 2007-06-13 日立化成工業株式会社 Multi-chip mounting method and manufacturing method of chip with adhesive
US6020047A (en) 1996-09-04 2000-02-01 Kimberly-Clark Worldwide, Inc. Polymer films having a printed self-assembling monolayer
JPH1098076A (en) * 1996-09-24 1998-04-14 Oki Electric Ind Co Ltd Mounting method of semiconductor element
JPH10116855A (en) 1996-10-09 1998-05-06 Oki Electric Ind Co Ltd Method and device for mounting semiconductor part
JPH10125725A (en) * 1996-10-18 1998-05-15 Mitsubishi Electric Corp Semiconductor device and manufacturing method thereof
JP2800806B2 (en) 1996-10-31 1998-09-21 日本電気株式会社 Semiconductor device and manufacturing method thereof
JPH10168411A (en) 1996-12-06 1998-06-23 Seiko Epson Corp Anisotropically conductive adhesive, liquid crystal display and electronic equipment
AUPO515297A0 (en) 1997-02-19 1997-04-11 Future Fibre Technologies Pty Ltd A method of providing in-situ chirped gratings in waveguides and waveguides made by that method
US5783465A (en) * 1997-04-03 1998-07-21 Lucent Technologies Inc. Compliant bump technology
US6175345B1 (en) * 1997-06-02 2001-01-16 Canon Kabushiki Kaisha Electroluminescence device, electroluminescence apparatus, and production methods thereof
WO1999000842A1 (en) * 1997-06-26 1999-01-07 Hitachi Chemical Company, Ltd. Substrate for mounting semiconductor chips
US6407461B1 (en) * 1997-06-27 2002-06-18 International Business Machines Corporation Injection molded integrated circuit chip assembly
JPH1167795A (en) * 1997-08-08 1999-03-09 Nec Corp Semiconductor chip mounting device, method for mounting semiconductor chip and semiconductor device
JPH1167979A (en) * 1997-08-13 1999-03-09 Citizen Watch Co Ltd Mounting structure for flip-chip semiconductor package and manufacture thereof
US6353182B1 (en) * 1997-08-18 2002-03-05 International Business Machines Corporation Proper choice of the encapsulant volumetric CTE for different PGBA substrates
US6049124A (en) * 1997-12-10 2000-04-11 Intel Corporation Semiconductor package
JP2000012609A (en) * 1998-06-17 2000-01-14 Shinko Electric Ind Co Ltd Method of mounting semiconductor chip on circuit board
JP2000022329A (en) 1998-06-29 2000-01-21 Toshiba Corp Wiring board and electronic unit, and method of mounting electronic parts
JP3951462B2 (en) 1998-06-30 2007-08-01 カシオ計算機株式会社 Electronic component mounting body and manufacturing method thereof
JP3278055B2 (en) * 1998-06-30 2002-04-30 セイコーインスツルメンツ株式会社 Electronic circuit device
KR100629923B1 (en) * 1998-09-30 2006-09-29 돗빤호무즈가부시기가이샤 Conductive paste, curing method therof, method for fabricating antenna for contactless data transmitter-receiver, and contactless data transmitter-receiver
US6040631A (en) * 1999-01-27 2000-03-21 International Business Machines Corporation Method of improved cavity BGA circuit package

Patent Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4811081A (en) * 1987-03-23 1989-03-07 Motorola, Inc. Semiconductor die bonding with conductive adhesive
US5128746A (en) * 1990-09-27 1992-07-07 Motorola, Inc. Adhesive and encapsulant material with fluxing properties
US5136365A (en) * 1990-09-27 1992-08-04 Motorola, Inc. Anisotropic conductive adhesive and encapsulant material
US5394014A (en) * 1990-11-28 1995-02-28 Mitsubishi Denki Kabushiki Kaisha Semiconductor device improved in light shielding property and light shielding package
US5397864A (en) * 1991-11-20 1995-03-14 Sharp Kabushiki Kaisha Wiring board and a method for producing the same
US5378859A (en) * 1992-03-02 1995-01-03 Casio Computer Co., Ltd. Film wiring board
US5535101A (en) * 1992-11-03 1996-07-09 Motorola, Inc. Leadless integrated circuit package
US5473119A (en) * 1993-02-05 1995-12-05 W. L. Gore & Associates, Inc. Stress-resistant circuit board
US5578527A (en) * 1995-06-23 1996-11-26 Industrial Technology Research Institute Connection construction and method of manufacturing the same
US5627405A (en) * 1995-07-17 1997-05-06 National Semiconductor Corporation Integrated circuit assembly incorporating an anisotropic elecctrically conductive layer
US6303873B1 (en) * 1995-10-31 2001-10-16 Ibiden Co., Ltd. Electronic part module and process for manufacturing the same
US5895971A (en) * 1996-03-08 1999-04-20 Nec Corporation Semiconductor device with electrical connection between semiconductor chip and substrate less breakable during shrinkage of adhesive compound
US6063649A (en) * 1996-06-13 2000-05-16 Nec Corporation Device mounting a semiconductor element on a wiring substrate and manufacturing method thereof
US6061248A (en) * 1996-07-19 2000-05-09 Matsushita Electric Industrial Co., Ltd. Semiconductor chip-mounting board providing a high bonding strength with a semiconductor chip mounted thereon
US6058021A (en) * 1996-07-25 2000-05-02 Sharp Kabushiki Kaisha Structure of mounting a semiconductor element onto a substrate
US6011315A (en) * 1996-12-13 2000-01-04 Sharp Kabushiki Kaisha Semiconductor device and film carrier tape and respective manufacturing methods thereof
US5814401A (en) * 1997-02-04 1998-09-29 Motorola, Inc. Selectively filled adhesive film containing a fluxing agent
US6322936B1 (en) * 1997-02-24 2001-11-27 Seiko Epson Corporation Color filter and method of making the same
US6208525B1 (en) * 1997-03-27 2001-03-27 Hitachi, Ltd. Process for mounting electronic device and semiconductor device
US6077382A (en) * 1997-05-09 2000-06-20 Citizen Watch Co., Ltd Mounting method of semiconductor chip
US6081038A (en) * 1998-04-07 2000-06-27 Shinko Electric Industries Co., Ltd. Semiconductor chip package structure
US6157085A (en) * 1998-04-07 2000-12-05 Citizen Watch Co., Ltd. Semiconductor device for preventing exfoliation from occurring between a semiconductor chip and a resin substrate
US6225704B1 (en) * 1999-02-12 2001-05-01 Shin-Etsu Chemical Co., Ltd. Flip-chip type semiconductor device

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070092993A1 (en) * 2005-10-26 2007-04-26 Elpida Memory, Inc. Semiconductor device packaging for avoiding metal contamination
US20120326305A1 (en) * 2011-06-23 2012-12-27 Siliconware Precision Industries Co., Ltd. Semiconductor package and fabrication method thereof
US8471383B2 (en) * 2011-06-23 2013-06-25 Siliconware Precision Industries Co., Ltd. Semiconductor package and fabrication method thereof

Also Published As

Publication number Publication date
TW452896B (en) 2001-09-01
CN1273694A (en) 2000-11-15
WO2000002243A1 (en) 2000-01-13
US7868466B2 (en) 2011-01-11
KR100514559B1 (en) 2005-09-13
KR100510387B1 (en) 2005-08-30
CN1143374C (en) 2004-03-24
US20020171154A1 (en) 2002-11-21
US6462284B1 (en) 2002-10-08
WO2000002244A1 (en) 2000-01-13
US20020185747A1 (en) 2002-12-12
US6995476B2 (en) 2006-02-07
US7332371B2 (en) 2008-02-19
HK1032672A1 (en) 2001-07-27
JP3692935B2 (en) 2005-09-07
US20080128921A1 (en) 2008-06-05
CN1143375C (en) 2004-03-24
TW454278B (en) 2001-09-11
US20060099739A1 (en) 2006-05-11
KR20010023414A (en) 2001-03-26
KR100509874B1 (en) 2005-08-25
HK1033201A1 (en) 2001-08-17
US7560819B2 (en) 2009-07-14
US20070132099A1 (en) 2007-06-14
CN1275246A (en) 2000-11-29
JP4448617B2 (en) 2010-04-14
CN1273695A (en) 2000-11-15
JP3702788B2 (en) 2005-10-05
KR20010023410A (en) 2001-03-26
WO2000002245A1 (en) 2000-01-13
TW414985B (en) 2000-12-11
US20060172460A1 (en) 2006-08-03
US6763994B2 (en) 2004-07-20
HK1032671A1 (en) 2001-07-27
CN1143373C (en) 2004-03-24
SG102032A1 (en) 2004-02-27
US7198984B2 (en) 2007-04-03
US20020053747A1 (en) 2002-05-09
KR20010023289A (en) 2001-03-26
US6972381B2 (en) 2005-12-06

Similar Documents

Publication Publication Date Title
US6972381B2 (en) Semiconductor device and method of manufacture thereof, circuit board and electronic instrument
US20060249832A1 (en) Semiconductor device and method of manufacturing the same, circuit board, and electronic instrument
US20050142691A1 (en) Mounting structure of semiconductor chip, semiconductor device and method of making the semiconductor device
KR950024311A (en) Electronic package with thermally conductive support member to which thin circuit board and semiconductor device are bonded
US7521293B2 (en) Method of manufacturing semiconductor device, semiconductor device, circuit board, and electronic instrument
JP2001298115A (en) Semiconductor device, manufacturing method for the same, circuit board as well as electronic equipment
US6335563B1 (en) Semiconductor device, method of fabricating the same, circuit board, and electronic device
JP2698278B2 (en) Hybrid integrated circuit device
JP4288517B2 (en) Manufacturing method of semiconductor device
US6472759B1 (en) Ball grid array type semiconductor device
JP2005252310A (en) Semiconductor device and its manufacturing method, circuit board, and electronic apparatus
JP2914679B2 (en) Hybrid integrated circuit device
US6411518B1 (en) High-density mounted device employing an adhesive sheet
JP2000114090A (en) Capacitor and manufacture thereof, and printed circuit board and manufacture thereof
JP4273352B2 (en) Manufacturing method of semiconductor device
KR20000011511A (en) Semiconductor device and method of manufacturing the same, circuit board, and electronic instrument
JPH07201863A (en) Semiconductor substrate device and manufacture of circuit device
JPH01214145A (en) Hybrid integrated circuit device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION