US20040217478A1 - Semiconductor device and manufacturing process therefor - Google Patents

Semiconductor device and manufacturing process therefor Download PDF

Info

Publication number
US20040217478A1
US20040217478A1 US10/807,248 US80724804A US2004217478A1 US 20040217478 A1 US20040217478 A1 US 20040217478A1 US 80724804 A US80724804 A US 80724804A US 2004217478 A1 US2004217478 A1 US 2004217478A1
Authority
US
United States
Prior art keywords
film
metal
semiconductor device
forming
semiconductor substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/807,248
Inventor
Tomoe Yamamoto
Toshihiro Iizuka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Electronics Corp
Original Assignee
NEC Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Electronics Corp filed Critical NEC Electronics Corp
Assigned to NEC ELECTRONICS CORPORATION reassignment NEC ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: IIZUKA, TOSHIHIRO, YAMAMOTO, TOMOE
Publication of US20040217478A1 publication Critical patent/US20040217478A1/en
Priority to US11/324,536 priority Critical patent/US7943475B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02172Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides
    • H01L21/02175Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal
    • H01L21/02181Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal the material containing hafnium, e.g. HfO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02172Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides
    • H01L21/02175Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal
    • H01L21/02189Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing at least one metal element, e.g. metal oxides, metal nitrides, metal oxynitrides or metal carbides characterised by the metal the material containing zirconium, e.g. ZrO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • H01L21/0228Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition deposition by cyclic CVD, e.g. ALD, ALE, pulsed CVD
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/3141Deposition using atomic layer deposition techniques [ALD]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/3141Deposition using atomic layer deposition techniques [ALD]
    • H01L21/3142Deposition using atomic layer deposition techniques [ALD] of nano-laminates, e.g. alternating layers of Al203-Hf02
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/3143Inorganic layers composed of alternated layers or of mixtures of nitrides and oxides or of oxinitrides, e.g. formation of oxinitride by oxidation of nitride layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02318Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
    • H01L21/02321Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer
    • H01L21/02329Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment introduction of substances into an already existing insulating layer introduction of nitrogen
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02318Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
    • H01L21/02337Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to a gas or vapour
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02296Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer
    • H01L21/02318Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment
    • H01L21/02337Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to a gas or vapour
    • H01L21/0234Forming insulating materials on a substrate characterised by the treatment performed before or after the formation of the layer post-treatment treatment by exposure to a gas or vapour treatment by exposure to a plasma
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/316Inorganic layers composed of oxides or glassy oxides or oxide based glass
    • H01L21/31604Deposition from a gas or vapour
    • H01L21/31641Deposition of Zirconium oxides, e.g. ZrO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/314Inorganic layers
    • H01L21/316Inorganic layers composed of oxides or glassy oxides or oxide based glass
    • H01L21/31604Deposition from a gas or vapour
    • H01L21/31645Deposition of Hafnium oxides, e.g. HfO2
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/90Electrodes with an enlarged surface, e.g. formed by texturisation having vertical extensions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S257/00Active solid-state devices, e.g. transistors, solid-state diodes
    • Y10S257/906Dram with capacitor electrodes used for accessing, e.g. bit line is capacitor plate

Definitions

  • This invention relates to a semiconductor device comprising a metal-compound film on a semiconductor substrate and a manufacturing process therefore.
  • a high dielectric constant (so-called “high-k”) film has been recently investigated as a component in a semiconductor device.
  • Representative examples of a high-k material include Zr- and Hf-containing oxides. Such a material can be used for a dielectric film in a capacitor or a gate insulating film in an MOSFET to achieve good device performance which has not been obtained by the prior art.
  • Japanese patent application NO. 2002-373945 discloses a capacitor comprising such a high-k material.
  • a dielectric film made of the high-k material is formed by atomic layer deposition (ALD).
  • ALD atomic layer deposition
  • the ALD process in which one-atomic layers are deposited one by one has advantages that a deposition process may be conducted at a lower temperature and that a film with good film properties may be obtained.
  • FIG. 2 shows a cross-sectional view of the capacitor described in Japanese patent application NO. 2002-373945.
  • a device separating region 22 while in a device region is formed a transistor consisting of a gate electrode 23 and a source/drain diffusion layer 24 .
  • a source/drain diffusion layer 24 On both sides of the gate electrode 23 , there are formed side walls 25 .
  • An unshown cobalt silicide film covers over the gate electrode 23 and the source/drain diffusion layer 24 .
  • a bit line 29 via a cell contact 28 On the transistor is formed a bit line 29 via a cell contact 28 . On the transistor is formed a cylindrical MIM capacitor via a capacitor contact 31 .
  • the capacitor has a structure that there are laminated a lower electrode 34 , a dielectric film 35 and an upper electrode 36 are deposited, on which a tungsten film 37 is formed.
  • An insulating film for the dielectric film 35 is made of a metal material such as ZrO 2 .
  • the dielectric film 35 is deposited by atomic layer deposition.
  • deposition gas used generally comprises ZrCl 4 and H 2 O.
  • the above reference has also described that a ZrO 2 layer can be formed by the method.
  • Any deposition process according to the prior art cannot adequately meet the needs.
  • a high-k material for a gate insulating film in a transistor.
  • a film can be thin as calculated as a silicon oxide film even when making a gate insulating film thicker to some extent, so that a physically and structurally stable gate insulating film can be achieved.
  • dopants introduced in a gate electrode may sometimes penetrate the gate insulating film to reach a channel region. Dopant penetration may significantly deteriorate reliability of a semiconductor device without transistor properties as designed. In designing a transistor comprising a high-k gate insulating film, adequately preventing such dopant penetration is an important technical problem.
  • an objective of this invention is to give a semiconductor device comprising a film made of a high dielectric constant material with a reduced leak current in the film and with improved device reliability.
  • Another objective of this invention is to provide a capacitor with a higher capacity and a reduced leak current.
  • a further objective of this invention is to provide a transistor comprising a gate insulating film with a smaller thickness as calculated as a silicon oxide film and with improved reliability.
  • This invention provides a semiconductor device comprising a semiconductor substrate and a metal-compound film thereon, wherein the metal-compound film has a composition represented by the formula:
  • This invention also provides a semiconductor device comprising a semiconductor substrate, a pair of electrodes thereon and a capacitor comprising a dielectric film between the electrodes, wherein the dielectric film comprises a metal-compound film having a composition represented by the formula:
  • the semiconductor device may further comprise a gate electrode formed on the semiconductor substrate; a transistor comprising a source and a drain regions formed in the semiconductor substrate whose surfaces are silicided; and a connecting plug f or connecting the source and the drain regions in the transistor with the capacitor.
  • This invention also provides a semiconductor device comprising a semiconductor substrate; a gate insulating film formed on the main surface of the semiconductor substrate; a gate electrode on the gate insulating film; and a source and a drain regions formed on the semiconductor substrate which together sandwich the gate electrode, wherein the gate insulating film comprises a metal-compound film having a composition represented by the formula:
  • This invention also provides a process for manufacturing a semiconductor device, comprising the step of forming a metal-compound film having a composition represented by the formula:
  • This invention also provides a process for manufacturing a semiconductor device comprising forming a first electrode, a dielectric film and a second electrode on a semiconductor substrate, wherein the step of forming the dielectric film comprises forming a metal-compound film having a composition represented by the formula:
  • the process for manufacturing a semiconductor device may further comprise the steps of forming a gate electrode on the semiconductor substrate; introducing a dopant into the main surface of the semiconductor substrate to form a source and a drain regions such that the gate electrode is sandwiched between the regions; siliciding the surfaces of the source and the drain regions; and forming an interlayer insulating film over the gate electrode, the source region and the drain region, then selectively removing the interlayer insulating film to form a contact hole reaching the source and the drain regions, and then filling the contact hole with a metal film to form a connecting plug, wherein the first electrode is formed such that the connecting plug is connected with the first electrode; the dielectric film is formed at 200° C. to 400° C. both inclusive; and the first and the second electrodes are formed at 500° C. or lower.
  • This invention also provides a process for manufacturing a semiconductor device comprising the steps of forming a gate insulating film on a semiconductor substrate; forming a gate electrode film on the gate insulating film; shaping the gate insulating film and the gate electrode film into a given shape to form a gate electrode; and introducing a dopant into the main surface of the semiconductor substrate to form a source and a drain regions such that the gate electrode is sandwiched between the regions, wherein the step of forming the gate insulating film comprises forming a metal-compound film having a composition represented by the formula:
  • a semiconductor device comprises a metal-compound film represented by the above formula MO x C y N z .
  • the metal-compound film comprises carbon and nitrogen within a particular composition range, so that a leak current can be significantly reduced.
  • flatness in a film surface can be improved by using a metal-compound film having the above particular composition. It would thus contribute to reduction in a leak current between the metal-compound film and the adjacent film.
  • flatness in the surface of the metal-compound film is improved is not clearly understood, it would be speculated that a film composition in which carbon and nitrogen are contained within a particular range may lead to reduction in a size of grains constituting the film, resulting in improved flatness in the film surface.
  • a capacitor has a configuration where a dielectric film made of a dielectric is disposed between a pair of metal electrodes, so that a leak current tends to generate in an interface between the different materials.
  • surface flatness in a dielectric film comprising the above metal-compound film can be improved, so that a leak current in such an interface may be effectively reduced.
  • a process for manufacturing a semiconductor device according to this invention employing chemical vapor deposition, preferably atomic layer deposition may consistently provide a semiconductor device having the above good properties.
  • FIG. 1 shows a structure of a capacitor according to an embodiment.
  • FIG. 2 shows a structure of a capacitor according to the prior art.
  • FIG. 3A and FIG. 3B illustrate a process for manufacturing a capacitor according to an embodiment.
  • FIG. 4C and FIG. 4D illustrate a process for manufacturing a capacitor according to an embodiment.
  • FIG. 5E and FIG. 5F illustrate a process for manufacturing a capacitor according to an embodiment.
  • FIG. 6G and FIG. 6H illustrate a process for manufacturing a capacitor according to an embodiment.
  • FIG. 7I and FIG. 7J illustrate a process for manufacturing a capacitor according to an embodiment.
  • FIG. 8A and FIG. 8B show exemplary sequences for depositing an oxide film and an oxynitride film, respectively.
  • FIG. 9 is a conceptual diagram of a remote plasma.
  • FIG. 10 shows a structure of a decoupling capacitor according to an embodiment.
  • FIG. 11 shows a structure of a transistor according to an embodiment.
  • FIG. 12A, FIG. 12B, FIG. 12C and FIG. 12D illustrate a process for manufacturing a transistor according to an embodiment.
  • FIG. 13E and FIG. 13F illustrate a process for manufacturing a transistor according to an embodiment.
  • FIG. 14 shows properties of the capacitors evaluated in Examples.
  • the formula MO x C y N z may meet the conditions: 0.7 ⁇ 1.85 and 0.05 ⁇ z0.2 to more reliably reduce a leak current in the metal-compound film. Furthermore, 0.1 or less of z indicating a nitrogen ratio may increase a relative oxygen ratio to improve a dielectric constant.
  • the metal-compound film defined by the above formula MO x C y N z may contain additional trace elements.
  • a semiconductor device of this invention may further comprise a gate electrode formed on a semiconductor substrate; a transistor comprising a source and a drain regions formed in the semiconductor substrate whose surfaces are silicided; and a connecting plug for connecting the source and the drain regions in the transistor with the capacitor. Siliciding the surfaces of the source and the drain regions may reduce a resistance in the source and the drain regions and reduce a contact resistance of the connecting plug with the source and the drain regions, resulting in higher-speed transistor operation.
  • the deposition gas may comprise:
  • M comprises at least Hf or Zr; and R and R′ independently represent hydrocarbon, so that the metal-compound film having the above particular composition may be consistently provided and contamination with particles derived from the deposition gas may be inhibited, resulting in more improved metal-compound film properties.
  • the film after forming the metal-compound film, the film may be annealed in nitrogen or a nitrogen-containing gas, to introduce nitrogen into the film. Such introduction of nitrogen into the metal-compound film can further reduce a leak current.
  • the device may further comprise a gate electrode formed on a semiconductor substrate; a transistor comprising a source and a drain regions formed in the semiconductor substrate whose surfaces are silicided; and a connecting plug for connecting the source and the drain regions in the transistor with the capacitor.
  • Siliciding the surfaces of the source and the drain regions may reduce a resistance in the source and the drain regions and reduce a contact resistance of the connecting plug with the source and the drain regions, resulting in higher-speed transistor operation.
  • silicide aggregation may be caused in a process at an elevated temperature of, for example, 500° C. or higher.
  • a dielectric film can be formed by alow-temperature deposition process at 200° C. to 400° C. such as atomic layer deposition, so that such aggregation can be prevented.
  • a semiconductor device having such a configuration may be manufactured by the steps of forming a gate electrode on the semiconductor substrate; introducing a dopant into the main surface of the semiconductor substrate to form a source and a drain regions such that the gate electrode is sandwiched between the regions; siliciding the surfaces of the source and the drain regions; and forming an interlayer insulating film over the gate electrode, the source region and the drain region, then selectively removing the interlayer insulating film to form a contact hole reaching the source and the drain regions, and then filling the contact hole with a metal film to form a connecting plug.
  • the first electrode is formed such that the connecting plug is connected with the first electrode.
  • the first and the second electrodes are formed at 500° C. or lower.
  • a lower limit for the temperature may be appropriately selected depending on a deposition method; for example, 100° C. or higher.
  • the step of siliciding the surfaces of the source and the drain regions may comprise forming a metal film made of a transition metal adjacent to the source and the drain regions and then heating the film.
  • a transition-metal film may include cobalt and nickel films.
  • an electrode material is properly selected and the dielectric film is deposited by atomic layer deposition.
  • preferable examples of an electrode material include materials containing Ti, W, Pt, Ir, Ru or a nitride thereof.
  • FIG. 1 schematically shows a structure of the capacitor according to this embodiment, which a cylinder type MIM capacitor is formed, via a capacitor contact 131 , on a transistor comprising a gate electrode 123 and a source-drain region 124 .
  • the capacitor has a structure in which a lower electrode (a first electrode) 140 , a dielectric film 142 , an upper electrode (a second electrode) 144 and a tungsten film are sequentially deposited and these are patterned.
  • a bit line 129 is formed on the transistor via a cell contact 128 . Although the bit line 129 and the capacitor contact 131 are drawn in the same cross-sectional view in FIG. 1, it is for the sake of deeper understanding of the whole structure, but actually these are not crossed. In this configuration, there is disposed a bit line 129 in a gap in the region where the capacitor contact 131 is disposed.
  • a metal-compound film having such a composition cannot be obtained simply by selecting a deposition gas as appropriate, but can be obtained only by appropriately selecting a deposition gas and optimizing the deposition conditions.
  • a capacitor according to this embodiment has a high capacity while a leak current is significantly reduced. There will be described the process for manufacturing a device shown in FIG. 1.
  • a transistor is formedas shown in FIG. 3A.
  • a silicon substrate 121 On a silicon substrate 121 are formed a device separating region 122 and then a gate electrode 123 via an unshown gate insulating film. Then, a dopant is ion-implanted around the surface of the substrate 121 to form a source-drain region 124 . Then, on the surfaces of the gate electrode 123 and the source-drain region 124 is formed a cobalt film, which is heated to form a cobalt silicide film. On the transistor thus formed is formed an interlayer insulating film 126 .
  • the interlayer insulating film 126 is selectively dry-etched to form a contact hole reaching the source-drain region 124 . Then, on the contact hole are formed TiN/Ti as a barrier film and then a tungsten film such that the hole is filled with the latter. The tungsten was then polished by CMP to form a tungsten plug. Thus, cell contacts 127 , 128 are formed as shown in FIG. 3B.
  • bit line 129 is sequentially formed on the cell contacts 127 , 128 .
  • interlayer insulating film 130 is leveled by CMP (chemical mechanical polishing) (FIG. 4C).
  • the interlayer insulating film 130 is dry-etched to form a contact hole reaching the cell contact 127 .
  • a tungsten film was deposited to fill the contact hole and CMP was conducted to form a capacitor contact 131 (FIG. 4D).
  • the bit line 129 and the capacitor contact 131 are drawn in the same cross-sectional view in FIG. 4D, it is for the sake of deeper understanding of the whole structure, but actually these are not crossed.
  • the cylinder 133 may have, for example, an elliptical cylindrical shape with a depth of 300 to 500 nm, a longer axis of 0.3 to 0.5 ⁇ m and a shorter axis of 0.15 to 0.3 ⁇ m.
  • a lower electrode 140 is formed by CVD to a film thickness of 5 to 40 nm.
  • the inside of the cylinder 133 is filled with a photoresist, the whole surface of the substrate is etched back, and then the photoresist in the inside of the cylinder 133 is removed by oxygen plasma processing and organic stripping. Thus, the lower electrode 140 on the outside of the cylinder 133 is removed (FIG. 6H).
  • the dielectric film 142 is formed by atomic layer deposition (ALD).
  • a metal source gas is a metal compound represented by the general formula Zr(NRR′) 4 wherein R and R′ independently represent hydrocarbon, preferably straight or branched alkyl.
  • R or R′ preferred is alkyl having up to 6 carbon atoms; for example, methyl, ethyl, propyl and tert-butyl.
  • Preferable examples of the above source gas include Zr(N(C 2 H 5 ) 2 ) 4 , Zr(N(CH 3 ) 2 ) 4 and Zr(N(CH 3 )(C 2 H 5 )) 4 .
  • Such a compound be selected to obtain a film with a flat surface and to prevent particles from contaminating the film, resulting in a dielectric film with a reduced leak current and good film properties.
  • An oxidizer gas used in deposition of the dielectric film may be oxygen or an oxygen-containing compound such as NO, NO 2 , N 2 O, H 2 O, O 2 and O 3 .
  • NO, NO 2 and N 2 O are preferable, and a combination of a nitriding and an oxidizing gases such as a mixture of NO and NO 2 or NO and O 3 is more preferable.
  • Such a gas may be selected to consistently obtain a dielectric film with good film properties. While H 2 O tends to remain in a deposition system in a process employing H 2 O as an oxidizing agent frequently used in the prior art, NO, N 2 O or NO 2 may be easily removed from a deposition system by purging, resulting in an improved production efficiency.
  • a ZrO 2 film was deposited to 10 nm by one of the following methods.
  • a required deposition time was 20 min and 18 min in Methods 1 and 2, respectively, while being 55 min in Method 3.
  • a deposition temperature for the dielectric film 142 is preferably 200° C. to 400° C. both inclusive. At a temperature lower than 200° C., impurities in the ZrO 2 film may increase. At a temperature higher than 400° C., decomposition of Zr(NRR′) 4 may be initiated on a substrate on which deposition occurs to cause contamination with impurities to an unacceptable level. At an excessively higher deposition temperature, a crystal grain size may be increased, leading to an increased leak current.
  • a ratio of a metal-containing deposition gas to an oxidizing gas is preferably 1/100 or less for reducing impurities in the film.
  • a ratio of NO/N 2 is preferably 1/10,000or more.
  • a pressure during deposition is, for example, 10 mtorr to 10 torr.
  • a deposition gas may be fed, for example, as shown in FIG. 8A and FIG. 8B.
  • FIG. 8A and FIG. 8B show exemplary sequences for depositing an oxide film and an oxynitride film, respectively.
  • ammonia is introduced during deposition to form an oxynitride film.
  • a “deposition gas” indicates a metal-compound source gas and an “oxidizing agent” indicates oxygen or an oxygen-containing compound gas.
  • an oxidizing agent indicates oxygen or an oxygen-containing compound gas.
  • NO is fed to remove a functional group having a Zr terminus which has grown on the substrate.
  • an inert gas typically Ar or N 2 is fed as a purge gas to remove unreacted NO and reaction byproducts. Then, the purge gas is stopped.
  • the deposition gas is preferably the above metal compound represented by Zr(NRR′) 4 wherein R and R′ independently represent straight or branched alkyl.
  • a deposition temperature, a deposition pressure, a deposition rate and a deposition gas are selected as appropriate.
  • an upper electrode 144 is formed by CVD to a thickness of 5 to 40 nm. Now, the state shown in FIG. 7I is obtained.
  • a tungsten film 146 is formed such that the inside of the cylinder 133 is filled.
  • a resist film having a given opening is then used as a mask for selective dry etching of the tungsten film 146 to separate devices.
  • an MIM type capacitor as shown in FIG. 1 is provided.
  • the MIM type capacitor thus formed is a high capacity device because it comprises a dielectric film made of ZrOCN which is a highly insulating material with a higher dielectric constant. Furthermore, since interfaces between the lower electrode and the dielectric film and between the dielectric film and the upper electrode can be stably kept in a good state, reduction in a capacitance value and increase in dielectric film leak can be effectively prevented.
  • the dielectric film 142 may be nitrided by a plasma using a nitrogen-containing compound such as N 2 O and NH 3 , to more effectively reduce a leak current in a capacitor.
  • a nitrogen-containing compound such as N 2 O and NH 3
  • FIG. 9 is a conceptual diagram of a remote plasma.
  • a plasma is generated in a plasma generation chamber equipped with a gas inlet, a wave guide and microwave application means, which is placed separately from a deposition chamber where a substrate is disposed.
  • the plasma generated is introduced via a quartz tube into the chamber in which the substrate is disposed.
  • the surface of the substrate is subjected to plasma processing.
  • nitrogen alone is introduced for generating a plasma.
  • Such a procedure may be employed to adequately conduct nitriding while preventing the substrate from being damaged.
  • the following plasma conditions may be selected.
  • Plasma power 400 W to 5,000 W;
  • a decoupling capacitor is a high dielectric constant film capacitor formed over an interconnect in an LSI for compensating a voltage reduction induced by a parasitic inductance between a power source and the LSI interconnect.
  • a dielectric film in the capacitor is formed by ALD whereby the dielectric film can be deposited at a lower temperature and which can eliminate the need for post-annealing under an oxidizing atmosphere, allowing the MIM type film capacitor to act as a decoupling capacitor between power sources.
  • FIG. 10 is a partial cross-sectional view of a semiconductor device according to this embodiment.
  • an uppermost interconnect (grounding wire) 201 and an uppermost interconnect (power wire) 202 is formed an interlayer film 205 , on which are sequentially formed a lower electrode 206 , a dielectric film 207 and an upper electrode 208 , to provide a decoupling capacitor 210 .
  • the lower electrode 206 and the uppermost interconnect (grounding wire) 201 are connected via a contact plug 203
  • the upper electrode 208 and the uppermost interconnect (power wire) 202 are connected via a contact 204 .
  • an interlayer film 205 is deposited on uppermost interconnects 201 , 202 in a logic device prepared according to a well-known manufacturing process.
  • a contact hole which is then filled by depositing one or two or more of the materials selected from the group consisting of Cu, Al, TiN and W.
  • CMP is conducted to form contact plugs 203 , 204 .
  • a lower electrode film made of at least one material selected from the group consisting of TiN, Ti, TaN, Ta, W, WN, Pt, Ir and Ru by reactive sputtering or ALD.
  • the lower electrode film is shaped into a predetermined shape to form a lower electrode 206 .
  • a dielectric film is formed by ALD at a deposition temperature of 200 to 400° C.
  • a film thickness is about 2 to 15 nm.
  • the procedure for depositing the film and a deposition and an oxidizer gases used are as described in Embodiment 1. Since a metal-compound film having such a particular composition is used as a dielectric film, this embodiment can provide a capacitor with a higher capacity and a reduced leak current.
  • a dielectric film 207 After shaping the dielectric film into a desired shape to obtain a dielectric film 207 , on which is deposited an upper electrode film made of at least one material selected from the group consisting of TiN, Ti, TaN, Ta, W, WN, Pt, Ir and Ru by sputtering or ALD. It is then shaped into a desired shape to form an upper electrode 208 to give a film capacitor within the semiconductor device, which acts as a decoupling capacitor.
  • the lower electrode is connected to the uppermost interconnect (grounding wire) while the upper electrode is connected to the uppermost interconnect (power wire) in FIG. 10, this invention is not limited to the configuration.
  • a configuration with a different connection style where the lower electrode is connected to the uppermost interconnect (power wire) while the upper electrode is connected to the uppermost interconnect (grounding wire), may be, of course, similarly effective.
  • the film capacitor acting as a decoupling capacitor is formed right above the uppermost interconnect in the device in FIG. 10, the capacitor is not necessarily to be above the uppermost interconnect, but may be formed in any of the inside and the lower part of the device.
  • a dielectric film having a high dielectric constant can be formed by ALD allowing deposition at a lower temperature and eliminating the need for post-annealing under an oxidizing atmosphere, to form a film capacitor within a semiconductor device without property deterioration or yield reduction due to oxidation of an interconnect layer.
  • the film capacitor may be used as a decoupling capacitor to solve the problems in a conventional on-chip decoupling capacitor while achieving advantages in an on-chip decoupling capacitor, i. e., a low inductance and a high capacity.
  • a film capacitor comprising a dielectric film having the above particular composition can be formed on the uppermost interconnect in a semiconductor device to achieve an on-chip decoupling capacitor with a lower inductance and a higher capacity, which can adequately deal with speeding-up in an LSI.
  • FIG. 11 A transistor in FIG. 11 comprises a gate electrode consisting of a gate insulating film consisting of a laminate of a silicon oxynitride film 402 and a metal-compound film 404 on a silicon substrate 400 and a gate electrode 406 made of polysilicon.
  • a side wall 410 comprised of a silicon oxide film.
  • a source-drain region 412 On the surface of the silicon substrate 400 adjacent to both sides of the gate electrode is formed a source-drain region 412 in which a dopant is dispersed.
  • Preferable examples of a source gas for depositing the above metal-compound film include Hf(N(C 2 H 5 ) 2 ) 4 , Hf(N(CH 3 ) 2 ) 4 and Hf(N(CH 3 )(C 2 H 5 )) 4 .
  • Such a compound can be selected to more effectively prevent a dopant in the gate electrode from penetrating into the silicon substrate.
  • FIG. 11 There will be described a process for manufacturing a transistor shown in FIG. 11 with reference to FIG. 12A, FIG. 12B, FIG. 12C, FIG. 12D, FIG. 13E and FIG. 13F.
  • a silicon substrate 400 whose surface has been washed with a given chemical is prepared as shown in FIG. 12A.
  • a silicon oxynitride film 402 is deposited by CVD on the main surface of the silicon substrate 400 .
  • a metal-compound film 404 is formed by atomic layer deposition.
  • a metal source gas in a deposition gas used in the deposition is a metal compound represented by the general formula:
  • R and R′ independently represent hydrocarbon, preferably straight or branched alkyl.
  • R and R′ are preferably alkyl having up to 6 carbon atoms; for example, methyl, ethyl, propyl and tert-butyl.
  • An oxidizer gas used in deposition of the metal-compound film 404 may be oxygen or an oxygen-containing compound such as NO, NO 2, N 2 O, H 2 O, O 2 and O 3 .
  • NO, NO 2 and N 2 O are preferable, and a combination of a nitriding and an oxidizing gases such as a mixture of NO and NO 2 or NO and O 3 is more preferable.
  • Such a gas may be selected to consistently obtain a dielectric film with good film properties.
  • NO, N 2 O or NO 2 may be easily removed from a deposition system by purging, resulting in an improved production efficiency.
  • a deposition gas may be fed as described below.
  • an inert gas typically Ar or N 2 is fed as a purge gas into the chamber to remove excessive unreacted Hf(N(CH 3 ) (C 2 H 5 )) 4 .
  • NO is fed to remove a functional group having a Hf terminus which has grown on the substrate.
  • an inert gas typically Ar or N 2 is fed as a purge gas to remove unreacted NO and reaction byproducts. Then, the purge gas is stopped.
  • the gate electrode film 406 may be preferably made of polycrystal, but may be another type of metal electrode such as SiGe, TiN, WN and Ni.
  • the silicon nitride film 402 , the metal-compound film 404 and the gate electrode film 406 are etched into given shapes to obtain a gate electrode. Then, while forming a side wall 410 on the lateral face of the gate electrode, a dopant is introduced into the gate electrode and the surface of the silicon substrate 400 adjacent to both sides of the gate electrode. Thus, an MOSFET shown in FIG. 13F is prepared.
  • the gate insulating film comprises a metal-compound film 404 having the above particular composition, it can effectively prevent a dopant in the gate electrode film 406 from penetrating the gate insulating film into the silicon substrate 400 .
  • a highly reliable transistor can be obtained.
  • a Zr-containing and an Hf-containing films are used for a capacitor and a transistor, respectively, in the above embodiments.
  • An Hf-containing and a Zr-containing films may be, on the contrary, used for a capacitor and a transistor, respectively.
  • a film containing both Hf and Zr may be used as a capacitive and/or a gate insulating films.
  • a capacitive or gate insulating film may be single-layered or multi-layered. When being multi-layered, it may comprise a plurality of metal-compound films having the above particular composition. In a multilayered structure, the individual layers may have different compositions, for example, as in a laminate film of ZrOCN and HfOCN as long as they have a composition within the above particular range.
  • a part in contact with an electrode may be made of a material other than that in the above metal-compound film.
  • a metal nitride or metal oxynitride film may be formed for preventing a reaction of silicon with the metal-compound film.
  • a transistor On a silicon substrate was formed a transistor. In the upper part of the transistor was formed a cylindrical type capacitor having the structure in FIG. 1 as described in Embodiment 1 such that the capacitor was connected with a diffusion layer in the transistor.
  • the capacitor had a structure where a lower electrode made of TiN with a thickness of 30 nm, a dielectric film with a thickness of 10 nm and an upper electrode made of TiN with a thickness of 30 nm were sequentially deposited.
  • the dielectric film was deposited by atomic layer deposition. Varying the deposition conditions as shown in Table 1, samples Nos. 1 to 8 were prepared. Elemental compositions for the dielectric films thus prepared were determined by SIMS (secondary ion mass spectrometry). The results were shown in Table 2.
  • sample Nos. 6 to 8 had a composition deviating from the range for x, y and z defined in the above formula. It may be found that although in all of sample Nos. 6 to 8 and Nos. 2 to 4, Zr(N(CH 3 ) (C 2 H 5 )) 4 (tetrakis-methylethylamino-zirconium) is used, a composition in a film obtained may vary depending on the deposition conditions. It demonstrates that a metal-compound film having a composition represented by zrO x C y N z meeting the above conditions cannot be obtained simply by selecting a deposition gas as appropriate, but can be obtained only by appropriately selecting a deposition gas and optimizing the deposition conditions.
  • the deposition conditions may include a deposition temperature, a deposition pressure, a deposition rate and a feeding time of a deposition gas. A combination of these conditions may be optimized to obtain the above metal-compound film.
  • sample Nos. 1, 3, 5 and 8 were determined for a capacity and a leak current for comparison.
  • the results are shown in FIG. 14.
  • a plurality of measurement results are shown for each sample because measurement was conducted in multiple runs, varying a film thickness deposited. The results indicate that sample No. 3 has a smaller leak current than any other samples. Similar measurement was conducted for sample Nos. 2 and 4, giving the results that they have a smaller leak current than sample No. 1, 5 or 8. TABLE 1 NO. 1 NO. 2 NO. 3 NO. 4 NO. 5 NO. 6 NO. 7 NO.
  • this invention can provide a highly reliable semiconductor device having a high capacity comprising a film made of a high dielectric constant material containing Zr and/or Hf, in which a leak current is reduced in the film.
  • a capacitor having a high capacity with a reduced leak current can be provided.
  • a transistor in which a film thickness calculated as a silicon oxide film is smaller and which comprises a reliable gate insulating film can be provided.

Abstract

There is provided a semiconductor device comprising a dielectric film made of a high dielectric constant material, in which a leak current is reduced in the film and which exhibits improved device reliability. Specifically, a dielectric film 142 is a metal-compound film having a composition represented by the formula MOxCyNz wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr.

Description

  • This application is based on Japanese patent application NO. 2003-084314, the content of which is incorporated hereinto by reference.[0001]
  • FIELD OF THE INVENTION
  • This invention relates to a semiconductor device comprising a metal-compound film on a semiconductor substrate and a manufacturing process therefore. [0002]
  • BACKGROUND OF THE INVENTION
  • A high dielectric constant (so-called “high-k”) film has been recently investigated as a component in a semiconductor device. Representative examples of a high-k material include Zr- and Hf-containing oxides. Such a material can be used for a dielectric film in a capacitor or a gate insulating film in an MOSFET to achieve good device performance which has not been obtained by the prior art. [0003]
  • Japanese patent application NO. 2002-373945 discloses a capacitor comprising such a high-k material. Therein, a dielectric film made of the high-k material is formed by atomic layer deposition (ALD). The ALD process in which one-atomic layers are deposited one by one has advantages that a deposition process may be conducted at a lower temperature and that a film with good film properties may be obtained. [0004]
  • FIG. 2 shows a cross-sectional view of the capacitor described in Japanese patent application NO. 2002-373945. Therein, on a [0005] substrate 21 are formed a device separating region 22 while in a device region is formed a transistor consisting of a gate electrode 23 and a source/drain diffusion layer 24. On both sides of the gate electrode 23, there are formed side walls 25. An unshown cobalt silicide film covers over the gate electrode 23 and the source/drain diffusion layer 24.
  • On the transistor is formed a [0006] bit line 29 via a cell contact 28. On the transistor is formed a cylindrical MIM capacitor via a capacitor contact 31. The capacitor has a structure that there are laminated a lower electrode 34, a dielectric film 35 and an upper electrode 36 are deposited, on which a tungsten film 37 is formed. An insulating film for the dielectric film 35 is made of a metal material such as ZrO2. The dielectric film 35 is deposited by atomic layer deposition.
  • When forming a ZrO[0007] 2 film by atomic layer deposition, deposition gas used generally comprises ZrCl4 and H2O. The above reference has also described that a ZrO2 layer can be formed by the method. There have been, however, increased needs for a high-k film with much higher film properties and for a deposition process with a higher production efficiency. Any deposition process according to the prior art cannot adequately meet the needs. Furthermore, it has been strongly needed that a leak current is reduced in a capacitor comprising a high-k material.
  • Furthermore, there have been attempts to use a high-k material for a gate insulating film in a transistor. Using such a material, a film can be thin as calculated as a silicon oxide film even when making a gate insulating film thicker to some extent, so that a physically and structurally stable gate insulating film can be achieved. However, in a transistor comprising such a gate insulating film, dopants introduced in a gate electrode may sometimes penetrate the gate insulating film to reach a channel region. Dopant penetration may significantly deteriorate reliability of a semiconductor device without transistor properties as designed. In designing a transistor comprising a high-k gate insulating film, adequately preventing such dopant penetration is an important technical problem. [0008]
  • In view of the above situation, an objective of this invention is to give a semiconductor device comprising a film made of a high dielectric constant material with a reduced leak current in the film and with improved device reliability. [0009]
  • Another objective of this invention is to provide a capacitor with a higher capacity and a reduced leak current. [0010]
  • A further objective of this invention is to provide a transistor comprising a gate insulating film with a smaller thickness as calculated as a silicon oxide film and with improved reliability. [0011]
  • SUMMARY OF THE INVENTION
  • This invention provides a semiconductor device comprising a semiconductor substrate and a metal-compound film thereon, wherein the metal-compound film has a composition represented by the formula:[0012]
  • MOxCyNz
  • wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr. [0013]
  • This invention also provides a semiconductor device comprising a semiconductor substrate, a pair of electrodes thereon and a capacitor comprising a dielectric film between the electrodes, wherein the dielectric film comprises a metal-compound film having a composition represented by the formula:[0014]
  • MOxCyNz
  • wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr. [0015]
  • The semiconductor device may further comprise a gate electrode formed on the semiconductor substrate; a transistor comprising a source and a drain regions formed in the semiconductor substrate whose surfaces are silicided; and a connecting plug f or connecting the source and the drain regions in the transistor with the capacitor. [0016]
  • This invention also provides a semiconductor device comprising a semiconductor substrate; a gate insulating film formed on the main surface of the semiconductor substrate; a gate electrode on the gate insulating film; and a source and a drain regions formed on the semiconductor substrate which together sandwich the gate electrode, wherein the gate insulating film comprises a metal-compound film having a composition represented by the formula:[0017]
  • MOxCyNz
  • wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr. [0018]
  • This invention also provides a process for manufacturing a semiconductor device, comprising the step of forming a metal-compound film having a composition represented by the formula:[0019]
  • MOxCyNz
  • wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr, on a semiconductor substrate by atomic layer deposition. [0020]
  • This invention also provides a process for manufacturing a semiconductor device comprising forming a first electrode, a dielectric film and a second electrode on a semiconductor substrate, wherein the step of forming the dielectric film comprises forming a metal-compound film having a composition represented by the formula:[0021]
  • MOxCyNz
  • wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr, on a semiconductor substrate by atomic layer deposition. [0022]
  • The process for manufacturing a semiconductor device may further comprise the steps of forming a gate electrode on the semiconductor substrate; introducing a dopant into the main surface of the semiconductor substrate to form a source and a drain regions such that the gate electrode is sandwiched between the regions; siliciding the surfaces of the source and the drain regions; and forming an interlayer insulating film over the gate electrode, the source region and the drain region, then selectively removing the interlayer insulating film to form a contact hole reaching the source and the drain regions, and then filling the contact hole with a metal film to form a connecting plug, wherein the first electrode is formed such that the connecting plug is connected with the first electrode; the dielectric film is formed at 200° C. to 400° C. both inclusive; and the first and the second electrodes are formed at 500° C. or lower. [0023]
  • This invention also provides a process for manufacturing a semiconductor device comprising the steps of forming a gate insulating film on a semiconductor substrate; forming a gate electrode film on the gate insulating film; shaping the gate insulating film and the gate electrode film into a given shape to form a gate electrode; and introducing a dopant into the main surface of the semiconductor substrate to form a source and a drain regions such that the gate electrode is sandwiched between the regions, wherein the step of forming the gate insulating film comprises forming a metal-compound film having a composition represented by the formula:[0024]
  • MOxCyNz
  • wherein x, y and z meet the conditions: 0<x, 0.1y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr, on a semiconductor substrate by atomic layer deposition. [0025]
  • A semiconductor device according to this invention comprises a metal-compound film represented by the above formula MO[0026] xCyNz. The metal-compound film comprises carbon and nitrogen within a particular composition range, so that a leak current can be significantly reduced. By our study, it has been confirmed that flatness in a film surface can be improved by using a metal-compound film having the above particular composition. It would thus contribute to reduction in a leak current between the metal-compound film and the adjacent film. Although the reason why flatness in the surface of the metal-compound film is improved is not clearly understood, it would be speculated that a film composition in which carbon and nitrogen are contained within a particular range may lead to reduction in a size of grains constituting the film, resulting in improved flatness in the film surface.
  • Reduction in a leak current may be more significant when applying this invention to a capacitor. A capacitor has a configuration where a dielectric film made of a dielectric is disposed between a pair of metal electrodes, so that a leak current tends to generate in an interface between the different materials. According to this invention, surface flatness in a dielectric film comprising the above metal-compound film can be improved, so that a leak current in such an interface may be effectively reduced. [0027]
  • Furthermore, when applying this invention to a transistor, migration of dopants within a gate insulating film can be inhibited and dopant penetration described in “Description of the Prior Art” can be inhibited. Although the reason is not clearly understood, it would be speculated that a film composition containing carbon and nitrogen within a particular range may lead to reduction in a size of grains constituting the film, so that migration of the dopants via a grain boundary. [0028]
  • A process for manufacturing a semiconductor device according to this invention employing chemical vapor deposition, preferably atomic layer deposition may consistently provide a semiconductor device having the above good properties.[0029]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a structure of a capacitor according to an embodiment. [0030]
  • FIG. 2 shows a structure of a capacitor according to the prior art. [0031]
  • FIG. 3A and FIG. 3B illustrate a process for manufacturing a capacitor according to an embodiment. [0032]
  • FIG. 4C and FIG. 4D illustrate a process for manufacturing a capacitor according to an embodiment. [0033]
  • FIG. 5E and FIG. 5F illustrate a process for manufacturing a capacitor according to an embodiment. [0034]
  • FIG. 6G and FIG. 6H illustrate a process for manufacturing a capacitor according to an embodiment. [0035]
  • FIG. 7I and FIG. 7J illustrate a process for manufacturing a capacitor according to an embodiment. [0036]
  • FIG. 8A and FIG. 8B show exemplary sequences for depositing an oxide film and an oxynitride film, respectively. [0037]
  • FIG. 9 is a conceptual diagram of a remote plasma. [0038]
  • FIG. 10 shows a structure of a decoupling capacitor according to an embodiment. [0039]
  • FIG. 11 shows a structure of a transistor according to an embodiment. [0040]
  • FIG. 12A, FIG. 12B, FIG. 12C and FIG. 12D illustrate a process for manufacturing a transistor according to an embodiment. [0041]
  • FIG. 13E and FIG. 13F illustrate a process for manufacturing a transistor according to an embodiment. [0042]
  • FIG. 14 shows properties of the capacitors evaluated in Examples.[0043]
  • DETAILED DESCRIPTION OF THE INVENTION
  • In this invention, the formula MO[0044] xCyNz may meet the conditions: 0.7≦1.85 and 0.05≦z0.2 to more reliably reduce a leak current in the metal-compound film. Furthermore, 0.1 or less of z indicating a nitrogen ratio may increase a relative oxygen ratio to improve a dielectric constant. The metal-compound film defined by the above formula MOxCyNz may contain additional trace elements.
  • A semiconductor device of this invention may further comprise a gate electrode formed on a semiconductor substrate; a transistor comprising a source and a drain regions formed in the semiconductor substrate whose surfaces are silicided; and a connecting plug for connecting the source and the drain regions in the transistor with the capacitor. Siliciding the surfaces of the source and the drain regions may reduce a resistance in the source and the drain regions and reduce a contact resistance of the connecting plug with the source and the drain regions, resulting in higher-speed transistor operation. [0045]
  • When forming the metal-compound film by atomic layer deposition in this invention, the deposition gas may comprise:[0046]
  • M(NRR′)4
  • wherein M comprises at least Hf or Zr; and R and R′ independently represent hydrocarbon, so that the metal-compound film having the above particular composition may be consistently provided and contamination with particles derived from the deposition gas may be inhibited, resulting in more improved metal-compound film properties. [0047]
  • In this invention, after forming the metal-compound film, the film may be annealed in nitrogen or a nitrogen-containing gas, to introduce nitrogen into the film. Such introduction of nitrogen into the metal-compound film can further reduce a leak current. [0048]
  • When applying this invention to a capacitor, the following configuration may be employed. The device may further comprise a gate electrode formed on a semiconductor substrate; a transistor comprising a source and a drain regions formed in the semiconductor substrate whose surfaces are silicided; and a connecting plug for connecting the source and the drain regions in the transistor with the capacitor. Siliciding the surfaces of the source and the drain regions may reduce a resistance in the source and the drain regions and reduce a contact resistance of the connecting plug with the source and the drain regions, resulting in higher-speed transistor operation. In such a silicided source or drain region, silicide aggregation may be caused in a process at an elevated temperature of, for example, 500° C. or higher. For the capacitor according to this invention, a dielectric film can be formed by alow-temperature deposition process at 200° C. to 400° C. such as atomic layer deposition, so that such aggregation can be prevented. A semiconductor device having such a configuration may be manufactured by the steps of forming a gate electrode on the semiconductor substrate; introducing a dopant into the main surface of the semiconductor substrate to form a source and a drain regions such that the gate electrode is sandwiched between the regions; siliciding the surfaces of the source and the drain regions; and forming an interlayer insulating film over the gate electrode, the source region and the drain region, then selectively removing the interlayer insulating film to form a contact hole reaching the source and the drain regions, and then filling the contact hole with a metal film to form a connecting plug. In the process, the first electrode is formed such that the connecting plug is connected with the first electrode. In addition, the first and the second electrodes are formed at 500° C. or lower. A lower limit for the temperature may be appropriately selected depending on a deposition method; for example, 100° C. or higher. [0049]
  • The step of siliciding the surfaces of the source and the drain regions may comprise forming a metal film made of a transition metal adjacent to the source and the drain regions and then heating the film. Examples of a transition-metal film may include cobalt and nickel films. When employing such a configuration, the step of forming the first electrode, the dielectric film and the second electrode in the capacitor must be conducted at 500° C. or lower. At a temperature higher than 500° C., silicide formed in the source and the drain regions may be aggregated, leading to an increased contact resistance of the connecting plug with the source and the drain regions. For forming an electrode and a dielectric film by a low-temperature process, it is preferable that an electrode material is properly selected and the dielectric film is deposited by atomic layer deposition. Given these conditions, preferable examples of an electrode material include materials containing Ti, W, Pt, Ir, Ru or a nitride thereof. [0050]
  • Preferred embodiments of this invention will be described with reference to the drawings. [0051]
  • Embodiment 1
  • This embodiment relates to a cylinder type MIM capacitor. FIG. 1 schematically shows a structure of the capacitor according to this embodiment, which a cylinder type MIM capacitor is formed, via a [0052] capacitor contact 131, on a transistor comprising a gate electrode 123 and a source-drain region 124. The capacitor has a structure in which a lower electrode (a first electrode) 140, a dielectric film 142, an upper electrode (a second electrode) 144 and a tungsten film are sequentially deposited and these are patterned. A bit line 129 is formed on the transistor via a cell contact 128. Although the bit line 129 and the capacitor contact 131 are drawn in the same cross-sectional view in FIG. 1, it is for the sake of deeper understanding of the whole structure, but actually these are not crossed. In this configuration, there is disposed a bit line 129 in a gap in the region where the capacitor contact 131is disposed.
  • The [0053] dielectric film 142 is a metal-compound film having a composition represented by ZrOxCyNz wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z, x+y+z=2. A metal-compound film having such a composition cannot be obtained simply by selecting a deposition gas as appropriate, but can be obtained only by appropriately selecting a deposition gas and optimizing the deposition conditions.
  • Since a dielectric film is made of a metal compound having such a particular composition, a capacitor according to this embodiment has a high capacity while a leak current is significantly reduced. There will be described the process for manufacturing a device shown in FIG. 1. [0054]
  • First, a transistor is formedas shown in FIG. 3A. On a [0055] silicon substrate 121 are formed a device separating region 122 and then a gate electrode 123 via an unshown gate insulating film. Then, a dopant is ion-implanted around the surface of the substrate 121 to form a source-drain region 124. Then, on the surfaces of the gate electrode 123 and the source-drain region 124 is formed a cobalt film, which is heated to form a cobalt silicide film. On the transistor thus formed is formed an interlayer insulating film 126.
  • Next, the [0056] interlayer insulating film 126 is selectively dry-etched to form a contact hole reaching the source-drain region 124. Then, on the contact hole are formed TiN/Ti as a barrier film and then a tungsten film such that the hole is filled with the latter. The tungsten was then polished by CMP to form a tungsten plug. Thus, cell contacts 127, 128 are formed as shown in FIG. 3B.
  • Then, on the [0057] cell contacts 127, 128 are sequentially formed a bit line 129 and an interlayer insulating film 130. The upper surface of the interlayer insulating film 130 is leveled by CMP (chemical mechanical polishing) (FIG. 4C).
  • Next, the [0058] interlayer insulating film 130 is dry-etched to form a contact hole reaching the cell contact 127. A tungsten film was deposited to fill the contact hole and CMP was conducted to form a capacitor contact 131 (FIG. 4D). Although the bit line 129 and the capacitor contact 131 are drawn in the same cross-sectional view in FIG. 4D, it is for the sake of deeper understanding of the whole structure, but actually these are not crossed.
  • Then, as shown in FIG. 5E, on the [0059] capacitor contact 131 is formed an interlayer insulating film 132. Then, as shown in FIG. 5F, in the interlayer insulating film 132 is opened a cylinder 133 for forming a capacitor. The cylinder 133 may have, for example, an elliptical cylindrical shape with a depth of 300 to 500 nm, a longer axis of 0.3 to 0.5 μm and a shorter axis of 0.15 to 0.3 μm.
  • Then, as shown in FIG. 6G, a lower electrode [0060] 140is formed by CVD to a film thickness of 5 to 40 nm.
  • The inside of the [0061] cylinder 133 is filled with a photoresist, the whole surface of the substrate is etched back, and then the photoresist in the inside of the cylinder 133 is removed by oxygen plasma processing and organic stripping. Thus, the lower electrode 140 on the outside of the cylinder 133 is removed (FIG. 6H).
  • Then, over the whole surface of the substrate are sequentially deposited a dielectric film [0062] 142and an upper electrode 144. Herein, the dielectric film 142 is formed by atomic layer deposition (ALD).
  • The [0063] dielectric film 142 has a composition represented by ZrOxCyNz wherein x, y and z meet the following conditions: 0<x, 0.1≦y≦1.25, 0.01≦z, x+y+z=2.
  • Among deposition gas components used in deposition of the [0064] dielectric film 142, a metal source gas is a metal compound represented by the general formula Zr(NRR′)4 wherein R and R′ independently represent hydrocarbon, preferably straight or branched alkyl. As R or R′, preferred is alkyl having up to 6 carbon atoms; for example, methyl, ethyl, propyl and tert-butyl.
  • Preferable examples of the above source gas include Zr(N(C[0065] 2H5)2)4, Zr(N(CH3)2)4 and Zr(N(CH3)(C2H5))4. Such a compound be selected to obtain a film with a flat surface and to prevent particles from contaminating the film, resulting in a dielectric film with a reduced leak current and good film properties.
  • An oxidizer gas used in deposition of the dielectric film may be oxygen or an oxygen-containing compound such as NO, NO[0066] 2, N2O, H2O, O2 and O3. Among these, NO, NO2 and N2O are preferable, and a combination of a nitriding and an oxidizing gases such as a mixture of NO and NO2 or NO and O3 is more preferable. Such a gas may be selected to consistently obtain a dielectric film with good film properties. While H2O tends to remain in a deposition system in a process employing H2O as an oxidizing agent frequently used in the prior art, NO, N2O or NO2 may be easily removed from a deposition system by purging, resulting in an improved production efficiency.
  • For example, a ZrO[0067] 2 film was deposited to 10 nm by one of the following methods. A required deposition time was 20 min and 18 min in Methods 1 and 2, respectively, while being 55 min in Method 3.
  • Method 1
  • Deposition gas: Zr(N(CH[0068] 3) (C2H5))4+NO
  • Method 2
  • Deposition gas: Zr(N(CH[0069] 3) (C2H5) )4+O3
  • Method 3
  • Deposition gas: ZrCl[0070] 4+H2O
  • A deposition temperature for the [0071] dielectric film 142 is preferably 200° C. to 400° C. both inclusive. At a temperature lower than 200° C., impurities in the ZrO2 film may increase. At a temperature higher than 400° C., decomposition of Zr(NRR′)4 may be initiated on a substrate on which deposition occurs to cause contamination with impurities to an unacceptable level. At an excessively higher deposition temperature, a crystal grain size may be increased, leading to an increased leak current.
  • A ratio of a metal-containing deposition gas to an oxidizing gas (a metal-containing deposition gas/an oxidizing gas) is preferably 1/100 or less for reducing impurities in the film. [0072]
  • When using a mixture of NO and N[0073] 2 as an oxidizing gas, a ratio of NO/N2 is preferably 1/10,000or more.
  • A pressure during deposition is, for example, 10 mtorr to 10 torr. [0074]
  • A deposition gas may be fed, for example, as shown in FIG. 8A and FIG. 8B. FIG. 8A and FIG. 8B show exemplary sequences for depositing an oxide film and an oxynitride film, respectively. In FIG. 8B, ammonia is introduced during deposition to form an oxynitride film. In the figure, a “deposition gas” indicates a metal-compound source gas and an “oxidizing agent” indicates oxygen or an oxygen-containing compound gas. There will be described the sequence in FIG. 8A for the case where a deposition gas, an oxidizer gas and a purge gas are Zr(N(CH[0075] 3) (C2H5))4, NO and an inert gas, respectively.
  • First, by feeding Zr(N(CH[0076] 3) (C2H5))4 as a source material into a chamber in an ALD apparatus, a reaction is initiated in the lower electrode surface to grow only one atomic layer. After stopping feeding of Zr(N(CH3)(C2H5))4, an inert gas, typically Ar or N2 is fed as a purge gas into the chamber to remove excessive unreacted Zr(N(CH3) (C2H5))4.
  • Then, NO is fed to remove a functional group having a Zr terminus which has grown on the substrate. After stopping feeding of NO, an inert gas, typically Ar or N[0077] 2 is fed as a purge gas to remove unreacted NO and reaction byproducts. Then, the purge gas is stopped.
  • The sequential cycle of Zr(N(CH[0078] 3)(C2H5))4 feeding, purging, NO feeding and purging can be repeated a desired number of times to give a dielectric film 142 made of ZrOxCyNz wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z, x+y+z=2, having a thickness of 5 to 15 nm.
  • In addition to appropriately selecting a deposition gas, it is also important to select the optimum deposition conditions depending on the deposition gas for allowing x, y and z in ZrO[0079] xCyNz to meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2. The deposition gas is preferably the above metal compound represented by Zr(NRR′)4 wherein R and R′ independently represent straight or branched alkyl. In terms of the deposition conditions, a deposition temperature, a deposition pressure, a deposition rate and a deposition gas are selected as appropriate.
  • After forming the [0080] dielectric film 142, an upper electrode 144 is formed by CVD to a thickness of 5 to 40 nm. Now, the state shown in FIG. 7I is obtained.
  • Then, as shown in FIG. 7J, a [0081] tungsten film 146 is formed such that the inside of the cylinder 133 is filled. On the tungsten film is formed a resist film having a given opening, which is then used as a mask for selective dry etching of the tungsten film 146 to separate devices. Thus, an MIM type capacitor as shown in FIG. 1 is provided.
  • The MIM type capacitor thus formed is a high capacity device because it comprises a dielectric film made of ZrOCN which is a highly insulating material with a higher dielectric constant. Furthermore, since interfaces between the lower electrode and the dielectric film and between the dielectric film and the upper electrode can be stably kept in a good state, reduction in a capacitance value and increase in dielectric film leak can be effectively prevented. [0082]
  • There has been described an example of a cylinder type capacitor, but this invention is not limited to it. Thus, this invention may be applied to a planar or box type capacitor. [0083]
  • Embodiment 2
  • In [0084] Embodiment 1, after forming the dielectric film 142, the dielectric film 142 may be nitrided by a plasma using a nitrogen-containing compound such as N2O and NH3, to more effectively reduce a leak current in a capacitor.
  • In such a nitriding process, it is preferable to use a remote plasma. FIG. 9 is a conceptual diagram of a remote plasma. A plasma is generated in a plasma generation chamber equipped with a gas inlet, a wave guide and microwave application means, which is placed separately from a deposition chamber where a substrate is disposed. The plasma generated is introduced via a quartz tube into the chamber in which the substrate is disposed. In the chamber, the surface of the substrate is subjected to plasma processing. In FIG. 9, nitrogen alone is introduced for generating a plasma. Such a procedure may be employed to adequately conduct nitriding while preventing the substrate from being damaged. The following plasma conditions may be selected. [0085]
  • Temperature: 400 to 450° C.; [0086]
  • Plasma power: 400 W to 5,000 W; [0087]
  • Flow rate of N[0088] 2 or NH3: 0.5 L to 5 L/min;
  • Pressure: 1 mtorr to 10 torr. [0089]
  • Embodiment 3
  • This embodiment is an example where this invention is applied to a decoupling capacitor. A decoupling capacitor is a high dielectric constant film capacitor formed over an interconnect in an LSI for compensating a voltage reduction induced by a parasitic inductance between a power source and the LSI interconnect. In this embodiment, a dielectric film in the capacitor is formed by ALD whereby the dielectric film can be deposited at a lower temperature and which can eliminate the need for post-annealing under an oxidizing atmosphere, allowing the MIM type film capacitor to act as a decoupling capacitor between power sources. [0090]
  • FIG. 10 is a partial cross-sectional view of a semiconductor device according to this embodiment. On an uppermost interconnect (grounding wire) [0091] 201 and an uppermost interconnect (power wire) 202 is formed an interlayer film 205, on which are sequentially formed a lower electrode 206, a dielectric film 207 and an upper electrode 208, to provide a decoupling capacitor 210. The lower electrode 206 and the uppermost interconnect (grounding wire) 201 are connected via a contact plug 203, while the upper electrode 208 and the uppermost interconnect (power wire) 202 are connected via a contact 204.
  • There will be described a process for manufacturing a decoupling capacitor shown in FIG. 10. First, an [0092] interlayer film 205 is deposited on uppermost interconnects 201, 202 in a logic device prepared according to a well-known manufacturing process. In the interlayer film 205 is formed a contact hole, which is then filled by depositing one or two or more of the materials selected from the group consisting of Cu, Al, TiN and W. Then, CMP is conducted to form contact plugs 203, 204. After CMP, on the interlayer film 205 and the contact plugs 203, 204 is deposited a lower electrode film made of at least one material selected from the group consisting of TiN, Ti, TaN, Ta, W, WN, Pt, Ir and Ru by reactive sputtering or ALD. The lower electrode film is shaped into a predetermined shape to form a lower electrode 206.
  • After forming the [0093] lower electrode 206, a dielectric film is formed by ALD at a deposition temperature of 200 to 400° C. The dielectric film has a composition represented by ZrOxCyNZ wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2. A film thickness is about 2 to 15 nm. The procedure for depositing the film and a deposition and an oxidizer gases used are as described in Embodiment 1. Since a metal-compound film having such a particular composition is used as a dielectric film, this embodiment can provide a capacitor with a higher capacity and a reduced leak current.
  • After shaping the dielectric film into a desired shape to obtain a [0094] dielectric film 207, on which is deposited an upper electrode film made of at least one material selected from the group consisting of TiN, Ti, TaN, Ta, W, WN, Pt, Ir and Ru by sputtering or ALD. It is then shaped into a desired shape to form an upper electrode 208 to give a film capacitor within the semiconductor device, which acts as a decoupling capacitor.
  • Although the lower electrode is connected to the uppermost interconnect (grounding wire) while the upper electrode is connected to the uppermost interconnect (power wire) in FIG. 10, this invention is not limited to the configuration. A configuration with a different connection style where the lower electrode is connected to the uppermost interconnect (power wire) while the upper electrode is connected to the uppermost interconnect (grounding wire), may be, of course, similarly effective. [0095]
  • Although the film capacitor acting as a decoupling capacitor is formed right above the uppermost interconnect in the device in FIG. 10, the capacitor is not necessarily to be above the uppermost interconnect, but may be formed in any of the inside and the lower part of the device. [0096]
  • As described above, according to [0097] Embodiment 3, a dielectric film having a high dielectric constant can be formed by ALD allowing deposition at a lower temperature and eliminating the need for post-annealing under an oxidizing atmosphere, to form a film capacitor within a semiconductor device without property deterioration or yield reduction due to oxidation of an interconnect layer.
  • The film capacitor may be used as a decoupling capacitor to solve the problems in a conventional on-chip decoupling capacitor while achieving advantages in an on-chip decoupling capacitor, i. e., a low inductance and a high capacity. [0098]
  • A film capacitor comprising a dielectric film having the above particular composition can be formed on the uppermost interconnect in a semiconductor device to achieve an on-chip decoupling capacitor with a lower inductance and a higher capacity, which can adequately deal with speeding-up in an LSI. [0099]
  • Embodiment 4
  • In this embodiment, this invention is applied to an MOSFET. An MOSFET according to this embodiment has a structure shown in FIG. 11. A transistor in FIG. 11 comprises a gate electrode consisting of a gate insulating film consisting of a laminate of a [0100] silicon oxynitride film 402 and a metal-compound film 404 on a silicon substrate 400 and a gate electrode 406 made of polysilicon. On the lateral face of the gate electrode is formed a side wall 410 comprised of a silicon oxide film. On the surface of the silicon substrate 400 adjacent to both sides of the gate electrode is formed a source-drain region 412 in which a dopant is dispersed.
  • The metal-[0101] compound film 404 has a composition represented by HfOxCyNz wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2. Such a film can be used to effectively prevent a dopant in the gate electrode from penetrating into the silicon substrate.
  • Preferable examples of a source gas for depositing the above metal-compound film include Hf(N(C[0102] 2H5)2)4, Hf(N(CH3)2)4 and Hf(N(CH3)(C2H5))4. Such a compound can be selected to more effectively prevent a dopant in the gate electrode from penetrating into the silicon substrate.
  • There will be described a process for manufacturing a transistor shown in FIG. 11 with reference to FIG. 12A, FIG. 12B, FIG. 12C, FIG. 12D, FIG. 13E and FIG. 13F. First, a [0103] silicon substrate 400 whose surface has been washed with a given chemical is prepared as shown in FIG. 12A. Then, as shown in FIG. 12B, a silicon oxynitride film 402 is deposited by CVD on the main surface of the silicon substrate 400. Then, as shown in FIG. 12C, a metal-compound film 404 is formed by atomic layer deposition. A metal source gas in a deposition gas used in the deposition is a metal compound represented by the general formula:
  • Hf(NRR′)4
  • wherein R and R′ independently represent hydrocarbon, preferably straight or branched alkyl. R and R′ are preferably alkyl having up to 6 carbon atoms; for example, methyl, ethyl, propyl and tert-butyl. [0104]
  • An oxidizer gas used in deposition of the metal-[0105] compound film 404 may be oxygen or an oxygen-containing compound such as NO, NO2, N 2O, H2O, O2 and O3. Among these, NO, NO2 and N2O are preferable, and a combination of a nitriding and an oxidizing gases such as a mixture of NO and NO2 or NO and O3 is more preferable. Such a gas may be selected to consistently obtain a dielectric film with good film properties. NO, N2O or NO2 may be easily removed from a deposition system by purging, resulting in an improved production efficiency.
  • A deposition gas may be fed as described below. First, by feeding Hf(N(CH[0106] 3)(C2H5))4 as a source material into a chamber in an ALD apparatus, a reaction is initiated in the lower electrode surface to grow only one atomic layer. After stopping feeding of Hf(N(CH3)(C2H5))4, an inert gas, typically Ar or N2 is fed as a purge gas into the chamber to remove excessive unreacted Hf(N(CH3) (C2H5))4.
  • Then, NO is fed to remove a functional group having a Hf terminus which has grown on the substrate. After stopping feeding of NO, an inert gas, typically Ar or N[0107] 2 is fed as a purge gas to remove unreacted NO and reaction byproducts. Then, the purge gas is stopped.
  • The sequential cycle of Hf(N(CH[0108] 3)(C2H5))4 feeding, purging, NO feeding and purging is repeated a desired number of times to give a metal-compound film 404 made of HfOxCyNz wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z, x+y+z=2, having a thickness of 5 to 15 nm.
  • Then, as shown in FIG. 12D, on the metal-[0109] compound film 404 is formed a gate electrode film 406. The gate electrode film 406 may be preferably made of polycrystal, but may be another type of metal electrode such as SiGe, TiN, WN and Ni.
  • Next, as shown in FIG. 13E, the [0110] silicon nitride film 402, the metal-compound film 404 and the gate electrode film 406 are etched into given shapes to obtain a gate electrode. Then, while forming a side wall 410 on the lateral face of the gate electrode, a dopant is introduced into the gate electrode and the surface of the silicon substrate 400 adjacent to both sides of the gate electrode. Thus, an MOSFET shown in FIG. 13F is prepared.
  • In the MOSFET according to this embodiment, since the gate insulating film comprises a metal-[0111] compound film 404 having the above particular composition, it can effectively prevent a dopant in the gate electrode film 406 from penetrating the gate insulating film into the silicon substrate 400. Thus, a highly reliable transistor can be obtained.
  • Although there have been described preferred embodiments of this invention, it will be apparent to those skilled in the art that these embodiments are only illustrative and that there may be many variations, which can be encompassed within this invention. [0112]
  • For example, a Zr-containing and an Hf-containing films are used for a capacitor and a transistor, respectively, in the above embodiments. An Hf-containing and a Zr-containing films may be, on the contrary, used for a capacitor and a transistor, respectively. A film containing both Hf and Zr may be used as a capacitive and/or a gate insulating films. [0113]
  • A capacitive or gate insulating film may be single-layered or multi-layered. When being multi-layered, it may comprise a plurality of metal-compound films having the above particular composition. In a multilayered structure, the individual layers may have different compositions, for example, as in a laminate film of ZrOCN and HfOCN as long as they have a composition within the above particular range. [0114]
  • In a capacitive or gate insulating film, a part in contact with an electrode may be made of a material other than that in the above metal-compound film. For example, in an interface between a gate insulating film and a silicon substrate or an interface between a gate insulating film and a gate electrode, a metal nitride or metal oxynitride film may be formed for preventing a reaction of silicon with the metal-compound film. [0115]
  • EXAMPLES
  • On a silicon substrate was formed a transistor. In the upper part of the transistor was formed a cylindrical type capacitor having the structure in FIG. 1 as described in [0116] Embodiment 1 such that the capacitor was connected with a diffusion layer in the transistor. The capacitor had a structure where a lower electrode made of TiN with a thickness of 30 nm, a dielectric film with a thickness of 10 nm and an upper electrode made of TiN with a thickness of 30 nm were sequentially deposited.
  • The dielectric film was deposited by atomic layer deposition. Varying the deposition conditions as shown in Table 1, samples Nos. 1 to 8 were prepared. Elemental compositions for the dielectric films thus prepared were determined by SIMS (secondary ion mass spectrometry). The results were shown in Table 2. [0117]
  • Sample Nos. 2 to 4 had a composition represented by ZrO[0118] xCyNz, in which x, y and z met the conditions: 0.7<x, 0.1≦y≦1.25, 0.01≦z, and x+y+z=2.
  • On the other hand, sample Nos. 6 to 8 had a composition deviating from the range for x, y and z defined in the above formula. It may be found that although in all of sample Nos. 6 to 8 and Nos. 2 to 4, Zr(N(CH[0119] 3) (C2H5))4 (tetrakis-methylethylamino-zirconium) is used, a composition in a film obtained may vary depending on the deposition conditions. It demonstrates that a metal-compound film having a composition represented by zrOxCyNz meeting the above conditions cannot be obtained simply by selecting a deposition gas as appropriate, but can be obtained only by appropriately selecting a deposition gas and optimizing the deposition conditions. The deposition conditions may include a deposition temperature, a deposition pressure, a deposition rate and a feeding time of a deposition gas. A combination of these conditions may be optimized to obtain the above metal-compound film.
  • Films prepared under the same conditions as those for sample Nos. 1 to 5 were analyzed by a particle checker. In sample No. 1, contamination with particles was observed in the film. In sample Nos. 2 to 5 and 6 to 8, contamination with particles was not observed. [0120]
  • Next, among the samples, sample Nos. 1, 3, 5 and 8 were determined for a capacity and a leak current for comparison. The results are shown in FIG. 14. In this figure, a plurality of measurement results are shown for each sample because measurement was conducted in multiple runs, varying a film thickness deposited. The results indicate that sample No. 3 has a smaller leak current than any other samples. Similar measurement was conducted for sample Nos. 2 and 4, giving the results that they have a smaller leak current than sample No. 1, 5 or 8. [0121]
    TABLE 1
    NO. 1 NO. 2 NO. 3 NO. 4 NO. 5 NO. 6 NO. 7 NO. 8
    Gas 1 ZrCl4 Zr(N(CH3 Zr(N(CH3 Zr(N(CH3 Zr(OiPr Zr(N(CH3 Zr(N(CH3 Zr(N(CH3
    )(C2H5))4 )(C2H5))4 )(C2H5))4 )4 )(C2H5))4 )(C2H5))4 )(C2H5))4
    Gas 2 H2O NO NO NO O2 NO NO NO
    Gas 3 N2 N2 N2 N2 N2 N2 N2 N2
    Gas flow ratio 1/2.5/1 1/100/1 1/100/1 1/100/1 1/100/1 1/20/10 100/1/1
    1/2/3 0 000 000 000 000 00 000
    Deposition 200-400 200-400 200—400 200—400 200—400 150 200—400 200—400
    temperature
    (° C.)
    Deposition 0.05—10 0.05—10 0.05—10 0.05—10 0.05—10 0.05—10 0.05—10 0.05—10
    pressure
    (torr
    Deposition 0.4—3 0.4—3 0.4—3 0.4—3 10—50 0.4—3 0.4—3 0.4—3
    rate
    (A/cycle)
    Elemental O 1.974 1.842 1.15 0.71 0.5 0.415 0.559 0.38
    composition C 0.02 0.105 0.8 1.19 1.499 1.583 1.34 1.61
    N 0.001 0.053 0.05 0.1 0.001 0.002 0.001 0.01
    Cl 0.005 0 0 0 0 0 0 0
  • As described above, this invention can provide a highly reliable semiconductor device having a high capacity comprising a film made of a high dielectric constant material containing Zr and/or Hf, in which a leak current is reduced in the film. When applying this invention to a capacitor, a capacitor having a high capacity with a reduced leak current can be provided. Furthermore, when applying this invention to a transistor, a transistor in which a film thickness calculated as a silicon oxide film is smaller and which comprises a reliable gate insulating film can be provided. [0122]

Claims (20)

What is claimed is:
1. A semiconductor device comprising a semiconductor substrate and a metal-compound film thereon, wherein the metal-compound film has a composition represented by the formula:
MOxCyNz
wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25,0. 0 1≦z and x+y+z=2; and M comprises at least Hf or Zr.
2. The semiconductor device as claimed in claim 1, wherein the formula further meets the conditions: 0.7≦x≦1.85 and 0.05≦z≦0 .2.
3. The semiconductor device as claimed in claim 1, wherein the metal-compound film is formed by chemical vapor deposition.
4. The semiconductor device as claimed in claim 1, wherein the metal-compound film is formed by atomic layer deposition.
5. A semiconductor device comprising a semiconductor substrate, a pair of electrodes thereon and a capacitor comprising a dielectric film between the electrodes, wherein the dielectric film comprises a metal-compound film having a composition represented by the formula:
MOxCy N z
wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr.
6. The semiconductor device as claimed in claim 5, wherein said pair of electrodes comprise one or more of metal-compound selected from the group consisting of TiN, Ti, TaN, Ta, W, WN, Pt, Ir and Ru.
7. The semiconductor device as claimed in claim 5, wherein said pair of electrodes comprise TiN.
8. The semiconductor device as claimed in claim 5, wherein the thickness of said pair of electrodes is 5 to 40 nm.
9. The semiconductor device as claimed in claim 5, further comprising a gate electrode formed on the semiconductor substrate; a transistor comprising:
a source and a drain regions formed in the semiconductor substrate whose surfaces are silicided; and
a connecting plug for connecting the source and the drain regions in the transistor with the capacitor.
10. A semiconductor device comprising a semiconductor substrate; a gate insulating film formed on the main surface of the semiconductor substrate; a gate electrode on the gate insulating film; and a source and a drain regions formed on the semiconductor substrate which together sandwich the gate electrode,
wherein the gate insulating film comprises a metal-compound film having a composition represented by the formula:
MOxCyNz
wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr.
11. A process for manufacturing a semiconductor device, comprising the step of forming a metal-compound film having a composition represented by the formula:
MOxCyNz
wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr, on a semiconductor substrate by atomic layer deposition.
12. The process for manufacturing a semiconductor device as claimed in claim 11, wherein the formula meets the conditions: 0.7≦x≦1.85 and 0.05≦z≦0.2.
13. The process for manufacturing a semiconductor device as claimed in claim 11, wherein when forming the metal-compound film by atomic layer deposition, M(NRR′)4 wherein M comprises at least Hf or Zr; and R and R′ independently represent hydrocarbon, is used as a component of a deposition gas.
14. The process for manufacturing a semiconductor device as claimed in claim 11, wherein when forming the metal-compound film by atomic layer deposition, one or more of gases selected from the group consisting of NO, N2O, NO2, H2O, O2 and O3 are used as an oxidizer gas.
15. The process for manufacturing a semiconductor device as claimed in claim 11, comprising the step of annealing the metal-compound film under nitrogen or a nitrogen-containing atmosphere after forming the metal-compound film, to introduce nitrogen into the metal-compound film.
16. The process for manufacturing a semiconductor device as claimed in claim 15, wherein the step of introducing nitrogen into the metal-compound film is conducted using a remote plasma.
17. A process for manufacturing a semiconductor device comprising forming a first electrode, a dielectric film and a second electrode on a semiconductor substrate,
wherein the step of forming the dielectric film comprises forming a metal-compound film having a composition represented by the formula:
MOxCyNz
wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1.25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr, on a semiconductor substrate by atomic layer deposition.
18. The process for manufacturing a semiconductor device as claimed in claim 17, further comprising the steps of:
forming a gate electrode on the semiconductor substrate;
introducing a dopant into the main surface of the semiconductor substrate to form a source and a drain regions such that the gate electrode is sandwiched between the regions;
siliciding the surfaces of the source and the drain regions; and
forming an interlayer insulating film over the gate electrode, the source region and the drain region, then selectively removing the interlayer insulating film to form a contact hole reaching the source and the drain regions, and then filling the contact hole with a metal film to form a connecting plug,
wherein the first electrode is formed such that the connecting plug is connected with the first electrode;
the dielectric film is formed at 200° C. to 400° C. both inclusive and the first and the second electrodes are formed at 500° C. or lower.
19. The process for manufacturing a semiconductor device as claimed in claim 17, wherein the step of forming the first electrode comprises forming the first electrode by ALD, CVD or sputtering at 500° C. or lower, and the step of forming the second electrode comprises forming the second electrode by ALD, CVD or sputtering at 500° C. or lower.
20. A process for manufacturing a semiconductor device comprising the steps of:
forming a gate insulating film on a semiconductor substrate;
forming a gate electrode film on the gate insulating film;
shaping the gate insulating film and the gate electrode film into a given shape to form a gate electrode; and
introducing a dopant into the main surface of the semiconductor substrate to form a source and a drain regions such that the gate electrode is sandwiched between the regions,
wherein the step of forming the gate insulating film comprises forming a metal-compound film having a composition represented by the formula:
MOxCyNz
wherein x, y and z meet the conditions: 0<x, 0.1≦y≦1. 25, 0.01≦z and x+y+z=2; and M comprises at least Hf or Zr, on a semiconductor substrate by atomic layer deposition.
US10/807,248 2003-03-26 2004-03-24 Semiconductor device and manufacturing process therefor Abandoned US20040217478A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/324,536 US7943475B2 (en) 2003-03-26 2006-01-04 Process for manufacturing a semiconductor device comprising a metal-compound film

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2003084314A JP4907839B2 (en) 2003-03-26 2003-03-26 Manufacturing method of semiconductor device
JP2003-084314 2003-03-26

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/324,536 Division US7943475B2 (en) 2003-03-26 2006-01-04 Process for manufacturing a semiconductor device comprising a metal-compound film

Publications (1)

Publication Number Publication Date
US20040217478A1 true US20040217478A1 (en) 2004-11-04

Family

ID=33307875

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/807,248 Abandoned US20040217478A1 (en) 2003-03-26 2004-03-24 Semiconductor device and manufacturing process therefor
US11/324,536 Expired - Fee Related US7943475B2 (en) 2003-03-26 2006-01-04 Process for manufacturing a semiconductor device comprising a metal-compound film

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/324,536 Expired - Fee Related US7943475B2 (en) 2003-03-26 2006-01-04 Process for manufacturing a semiconductor device comprising a metal-compound film

Country Status (2)

Country Link
US (2) US20040217478A1 (en)
JP (1) JP4907839B2 (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090233434A1 (en) * 2008-03-12 2009-09-17 Weon-Hong Kim Method of manufacturing semiconductor devices
US20090246949A1 (en) * 2008-03-27 2009-10-01 Samsung Electronics Co., Ltd. Methods of manufacturing semiconductor devices
US20100148304A1 (en) * 2008-12-11 2010-06-17 Irfan Rahim Integrated circuit decoupling capacitors
US20100207243A1 (en) * 2009-02-16 2010-08-19 Weon-Hong Kim Semiconductor device and method of fabricating the same
US8084808B2 (en) 2005-04-28 2011-12-27 Micron Technology, Inc. Zirconium silicon oxide films
US8154066B2 (en) 2004-08-31 2012-04-10 Micron Technology, Inc. Titanium aluminum oxide films
US8501563B2 (en) 2005-07-20 2013-08-06 Micron Technology, Inc. Devices with nanocrystals and methods of formation

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3863391B2 (en) * 2001-06-13 2006-12-27 Necエレクトロニクス株式会社 Semiconductor device
US7964470B2 (en) 2006-03-01 2011-06-21 Taiwan Semiconductor Manufacturing Company, Ltd. Flexible processing method for metal-insulator-metal capacitor formation
KR20070110748A (en) * 2006-05-15 2007-11-20 주식회사 하이닉스반도체 Method for forming capacitor

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6627034B1 (en) * 1999-07-27 2003-09-30 North Carolina State University Pattern release film between two laminated surfaces

Family Cites Families (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6284663B1 (en) * 1998-04-15 2001-09-04 Agere Systems Guardian Corp. Method for making field effect devices and capacitors with thin film dielectrics and resulting devices
JP3988176B2 (en) * 1999-10-27 2007-10-10 三菱マテリアル株式会社 Surface-coated cemented carbide throwaway tip-shaped cutting tool with excellent surface lubricity against chips
US6527866B1 (en) * 2000-02-09 2003-03-04 Conductus, Inc. Apparatus and method for deposition of thin films
KR20020048720A (en) * 2000-12-18 2002-06-24 박종섭 A method for forming damascene metal wire using copper
JP2002231656A (en) * 2001-01-31 2002-08-16 Hitachi Ltd Method for manufacturing semiconductor integrated circuit device
JP5194328B2 (en) * 2001-02-01 2013-05-08 ソニー株式会社 Semiconductor device and manufacturing method thereof
US7005392B2 (en) * 2001-03-30 2006-02-28 Advanced Technology Materials, Inc. Source reagent compositions for CVD formation of gate dielectric thin films using amide precursors and method of using same
JP2002343790A (en) * 2001-05-21 2002-11-29 Nec Corp Vapor-phase deposition method of metallic compound thin film and method for manufacturing semiconductor device
JP3863391B2 (en) 2001-06-13 2006-12-27 Necエレクトロニクス株式会社 Semiconductor device
JP4921652B2 (en) * 2001-08-03 2012-04-25 エイエスエム インターナショナル エヌ.ヴェー. Method for depositing yttrium oxide and lanthanum oxide thin films
JP2003060198A (en) * 2001-08-10 2003-02-28 Matsushita Electric Ind Co Ltd Semiconductor device and manufacturing method therefor
JP2003086769A (en) * 2001-09-07 2003-03-20 Mitsubishi Electric Corp Semiconductor device and manufacturing method therefor
US6877144B1 (en) * 2002-02-28 2005-04-05 Dupont Photomasks, Inc. System and method for generating a mask layout file to reduce power supply voltage fluctuations in an integrated circuit
JP2003303820A (en) 2002-04-10 2003-10-24 Matsushita Electric Ind Co Ltd Method of manufacturing semiconductor device
KR100513719B1 (en) 2002-08-12 2005-09-07 삼성전자주식회사 Precursor for the hafnium oxide film and process for preparing the hafnium oxide film by the precursor
US7425493B2 (en) * 2002-08-17 2008-09-16 Samsung Electronics Co., Ltd. Methods of forming dielectric structures and capacitors
US7037863B2 (en) * 2002-09-10 2006-05-02 Samsung Electronics Co., Ltd. Post thermal treatment methods of forming high dielectric layers over interfacial layers in integrated circuit devices
JP2004104025A (en) 2002-09-12 2004-04-02 Fujitsu Ltd Method for forming film
JP4046588B2 (en) * 2002-10-10 2008-02-13 Necエレクトロニクス株式会社 Capacitor manufacturing method
KR100463633B1 (en) 2002-11-12 2004-12-29 주식회사 아이피에스 Method for depositing thin film on wafer using Hafnium compound
US7183165B2 (en) * 2002-11-25 2007-02-27 Texas Instruments Incorporated Reliable high voltage gate dielectric layers using a dual nitridation process
JP3920235B2 (en) * 2003-03-24 2007-05-30 株式会社ルネサステクノロジ Manufacturing method of semiconductor device
JP4502189B2 (en) * 2004-06-02 2010-07-14 ルネサスエレクトロニクス株式会社 Thin film forming method and semiconductor device manufacturing method
JP4718795B2 (en) * 2004-06-02 2011-07-06 ルネサスエレクトロニクス株式会社 Processing method in vapor phase growth apparatus

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6627034B1 (en) * 1999-07-27 2003-09-30 North Carolina State University Pattern release film between two laminated surfaces

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8541276B2 (en) 2004-08-31 2013-09-24 Micron Technology, Inc. Methods of forming an insulating metal oxide
US8154066B2 (en) 2004-08-31 2012-04-10 Micron Technology, Inc. Titanium aluminum oxide films
US8084808B2 (en) 2005-04-28 2011-12-27 Micron Technology, Inc. Zirconium silicon oxide films
US8501563B2 (en) 2005-07-20 2013-08-06 Micron Technology, Inc. Devices with nanocrystals and methods of formation
US8921914B2 (en) 2005-07-20 2014-12-30 Micron Technology, Inc. Devices with nanocrystals and methods of formation
US7704867B2 (en) * 2008-03-12 2010-04-27 Samsung Electronics Co., Ltd. Method of manufacturing semiconductor devices
US20090233434A1 (en) * 2008-03-12 2009-09-17 Weon-Hong Kim Method of manufacturing semiconductor devices
KR101417728B1 (en) * 2008-03-12 2014-07-11 삼성전자주식회사 Semiconductor device using a zirconium carbon oxynitride insulation layer and method for manufacturing the same
US7977257B2 (en) * 2008-03-27 2011-07-12 Samsung Electronics Co., Ltd. Methods of manufacturing semiconductor devices
US20090246949A1 (en) * 2008-03-27 2009-10-01 Samsung Electronics Co., Ltd. Methods of manufacturing semiconductor devices
KR101515471B1 (en) * 2008-03-27 2015-05-06 삼성전자주식회사 Semiconductor device using a zirconium oxide and zirconium oxynitride insulation layer and method for manufacturing the same
US9425192B2 (en) * 2008-12-11 2016-08-23 Altera Corporation Integrated circuit decoupling capacitors
US20100148304A1 (en) * 2008-12-11 2010-06-17 Irfan Rahim Integrated circuit decoupling capacitors
US8471359B2 (en) * 2009-02-16 2013-06-25 Samsung Electronics Co., Ltd. Semiconductor device and method of fabricating the same
US8796087B2 (en) 2009-02-16 2014-08-05 Samsung Electronics Co., Ltd. Method of fabricating a semiconductor device
US20100207243A1 (en) * 2009-02-16 2010-08-19 Weon-Hong Kim Semiconductor device and method of fabricating the same

Also Published As

Publication number Publication date
US20060121671A1 (en) 2006-06-08
US7943475B2 (en) 2011-05-17
JP4907839B2 (en) 2012-04-04
JP2004296582A (en) 2004-10-21

Similar Documents

Publication Publication Date Title
US7943475B2 (en) Process for manufacturing a semiconductor device comprising a metal-compound film
US9281373B2 (en) Semiconductor device having tungsten gate electrode and method for fabricating the same
US7723770B2 (en) Integrated circuit capacitors having composite dielectric layers therein containing crystallization inhibiting regions
US7382014B2 (en) Semiconductor device with capacitor suppressing leak current
US11699621B2 (en) Method for patterning a lanthanum containing layer
US20130161764A1 (en) Replacement gate having work function at valence band edge
US20040106261A1 (en) Method of forming an electrode with adjusted work function
US10199228B2 (en) Manufacturing method of metal gate structure
US8476714B2 (en) Semiconductor device
US20040224475A1 (en) Methods of manufacturing semiconductor devices having a ruthenium layer via atomic layer deposition and associated apparatus and devices
US20080258216A1 (en) Semiconductor device and method for manufacturing the same
US20050141168A1 (en) Capacitor with aluminum oxide and lanthanum oxide containing dielectric structure and fabrication method thereof
JP2012004577A (en) Semiconductor device having high dielectric constant-gate insulating film, and manufacturing method of the same
US20150140838A1 (en) Two Step Deposition of High-k Gate Dielectric Materials
US8633119B2 (en) Methods for manufacturing high dielectric constant films
JP2012186259A (en) Semiconductor device manufacturing method and semiconductor device
US8633114B2 (en) Methods for manufacturing high dielectric constant films
KR20110004670A (en) Semiconductor device and method of fabricating the same
WO2023004942A1 (en) Method for forming thin film by means of deposition process
US20230013102A1 (en) Semiconductor device structure and methods of forming the same
US20230135155A1 (en) Atomic Layer Etching to Reduce Pattern Loading in High-K Dielectric Layer
US20230164994A1 (en) Three-dimensional semiconductor devices and method of manufacturing the same
KR20070106287A (en) Method for manufacturing capacitor in semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEC ELECTRONICS CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YAMAMOTO, TOMOE;IIZUKA, TOSHIHIRO;REEL/FRAME:014819/0459

Effective date: 20040615

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION