US20040188696A1 - LED power package - Google Patents

LED power package Download PDF

Info

Publication number
US20040188696A1
US20040188696A1 US10/402,505 US40250503A US2004188696A1 US 20040188696 A1 US20040188696 A1 US 20040188696A1 US 40250503 A US40250503 A US 40250503A US 2004188696 A1 US2004188696 A1 US 2004188696A1
Authority
US
United States
Prior art keywords
led
sub
mount
led package
submount
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/402,505
Inventor
Chen-Lun Hsing Chen
Stanton Weaver
Ivan Eliashevich
Sebastien Libon
Mehmet Arik
David Shaddock
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Current Lighting Solutions LLC
Original Assignee
Gelcore LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Gelcore LLC filed Critical Gelcore LLC
Priority to US10/402,505 priority Critical patent/US20040188696A1/en
Assigned to GELCORE, LLC reassignment GELCORE, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHEN, CHEN-LUN HSING, WEAVER, STANTON JR., ELIASHEVICH, IVAN, LIBON, SEBASTIEN, SHADDOCK, DAVID, ARIK, MEHMET
Priority to CNA2004800085521A priority patent/CN1768434A/en
Priority to PCT/US2004/008789 priority patent/WO2004088760A2/en
Priority to KR1020057018379A priority patent/KR20060020605A/en
Priority to EP04758198A priority patent/EP1609190A2/en
Priority to JP2006507467A priority patent/JP5208414B2/en
Priority to US10/832,969 priority patent/US6964877B2/en
Publication of US20040188696A1 publication Critical patent/US20040188696A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/483Containers
    • H01L33/486Containers adapted for surface mounting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/62Arrangements for conducting electric current to or from the semiconductor body, e.g. lead-frames, wire-bonds or solder balls
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/0502Disposition
    • H01L2224/05023Disposition the whole internal layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05568Disposition the whole external layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/0601Structure
    • H01L2224/0603Bonding areas having different sizes, e.g. different heights or widths
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/0605Shape
    • H01L2224/06051Bonding areas having different shapes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01023Vanadium [V]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01046Palladium [Pd]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12041LED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L33/00Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L33/48Semiconductor devices with at least one potential-jump barrier or surface barrier specially adapted for light emission; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by the semiconductor body packages
    • H01L33/64Heat extraction or cooling elements
    • H01L33/647Heat extraction or cooling elements the elements conducting electric current to or from the semiconductor body

Definitions

  • the present invention relates to the lighting arts. It is particularly applicable to the fabrication of high-brightness gallium nitride (GaN) based light emitting diodes (LEDs) and LED arrays, and will be described with particular reference thereto. However, the invention also finds application in connection with other types of LEDs and in other LED applications.
  • GaN gallium nitride
  • LEDs light emitting diodes
  • LEDs particularly those fabricated from gallium nitride (GaN), aluminum nitride (AlN), indium nitride (InN), and various alloys and layer combinations thereof, are suitable for illumination applications in the ultraviolet and blue wavelength ranges. Additionally, GaN-based LEDs which are coated with a wavelength-converting phosphor are suitable for producing white or selectably colored light for illumination. Such LEDs have a number of advantages over other types of illuminators, including compactness, low operating voltages, and high reliability.
  • GaN-based power LEDs for lighting applications suffer from low luminous output.
  • a state-of-the-art GaN-based LED presently dissipates about 5watts while generating about 100 lumens.
  • a typical incandescent light source dissipates about 60 watts while generating about 1,000 lumens of light output.
  • Heat dissipation is a limiting factor in the luminous output and reliability of power LEDs.
  • heat sinks provide for heat removal in LED-based lighting systems, there remains a need for improved heat removal from the active region of the LED die to the heat sink.
  • the active GaN layers are arranged on a sapphire or other transparent substrate in a flip-chip orientation in which the active GaN layers are bonded to a silicon or other thermally conductive sub-mount which in turn is supported on a lead frame or a printed circuit board.
  • the silicon sub-mount is insulating and includes bonding pads that connect with electrodes of the LED die during the flip-chip bonding.
  • the bonding pads of the silicon sub-mount are electrically connected with the lead frame or traces of the printed circuit board by wire-bonding.
  • Light emitted by the GaN layers is transmitted through the transparent LED substrate, while heat produced by the GaN layers is conducted through the silicon sub-mount to a heat sink integrated into or associated with the lead frame or printed circuit board.
  • the conventional GaN-based LED package suffers from a number of disadvantages.
  • Packaging is complex due to the separate steps of bonding the GaN layers to the sub-mount, bonding the sub-mount to the associated support, and wire-bonding the bonding pads to the lead frame.
  • the package is incompatible with wafer-level processing typically employed in other areas of the electronics industry, which impacts production throughput and yield. Although some wafer level processing can be performed on the epitaxial GaN wafer prior to dicing, certain processes such as die encapsulation cannot be performed prior to dicing. Thermal conductivity, while improved by using the silicon sub-mount, is still non-ideal. The overall package is bulky.
  • the present invention contemplates an improved apparatus and method for forming the same that overcomes the above-mentioned limitations and others.
  • a method for producing a plurality of surface mount light emitting diode (LED) packages.
  • a plurality of light emitting diode (LED) dice are fabricated.
  • Each LED die includes light emitting semiconductor layers disposed on a light-transmissive substrate, and frontside p-type and n-type contacts disposed on the semiconductor layers opposite the light-transmissive substrate.
  • a plurality of arrays of openings are drilled into an electrically insulating sub-mount wafer.
  • a metal is applied to the drilled openings to produce a plurality of via arrays.
  • the LED dice are flip-chip bonded onto a frontside of the sub-mount wafer.
  • each flip-chip bonded LED electrically communicate with a solderable backside of the sub-mount wafer through a via array.
  • a thermal conduction path is provided for thermally conducting heat from the flip-chip bonded LED dice to the solderable backside of the sub-mount wafer.
  • the sub-mount wafer is separated to produce surface mount LED packages each including at least one LED die.
  • a light emitting diode (LED) package is disclosed.
  • An LED has a first side on which a pair of electrical contacts are arranged and a second side.
  • a submount has a first side onto which the first side of the LED is bonded and a second side.
  • Said submount provides: a plurality of electrically conductive paths that extend from the second side of the submount to the first side of the submount, said electrically conductive paths connecting with the electrical contacts of the LED such that electrical power is deliverable to the LED from the second side of the submount; and one or more thermally conductive paths that extend from the first side of the submount to the second side of the submount such that heat generated by the LED is removable therefrom from the second side of the submount.
  • a light emitting diode (LED) package is disclosed.
  • An LED includes electrical contacts arranged on a surface thereof.
  • An electrically insulating sub-mount has: (i) a frontside including printed circuitry contacting the LED electrical contacts; (ii) a backside including electrical contact pads; and (iii) electrically conductive paths passing through the insulating sub-mount and connecting the printed circuitry of the front-side with the electrical contact pads of the back-side to deliver electrical power from to the back-side sub-mount contact pads to the LED.
  • a method for constructing a plurality of light emitting diode (LED) packages is provided.
  • a plurality of LEDs are flip-chip bonded to a frontside of an electrically insulating sub-mount wafer.
  • the sub-mount wafer includes front-side contacts that electrically contact electrodes of the LED during the flip-chip bonding, and electrically conductive paths that electrically connect the front-side contacts with solderable contact pads arranged on a backside of the sub-mount wafer.
  • At least one wafer-level processing operation is performed on the sub-mount wafer with the LEDs flip-chip bonded thereto.
  • the sub-mount wafer is separated to produce the plurality of LED packages.
  • Each LED package contains at least one of the plurality of LEDs.
  • the invention may take form in various components and arrangements of components, and in various steps and arrangements of steps.
  • the drawings are only for purposes of illustrating preferred embodiments and are not to be construed as limiting the invention. Further, it is to be appreciated that the LED drawings are not to scale.
  • FIG. 1A shows a frontside view of a sub-mount wafer including a plurality of arrays of electrical vias, and dashed lines indicating separation planes for separating individual LED packages.
  • FIG. 1B shows a backside view of the sub-mount wafer of FIG. 1A including solderable contact pads and dashed lines indicating separation planes for separating individual LED packages.
  • FIG. 1C shows a frontside view of one of array of electrical vias with dashed lines indicating separation planes for separating the LED package.
  • FIG. 1D shows a backside view (looking through the transparent substrate) of an LED die that flip-chip bonds to the vias array of FIG. 1C. Electrodes on the frontside of the LED die are shown in phantom.
  • FIG. 1E shows a side sectional view of two LED dice of the type shown in FIG. 1D flip-chip bonded to two via arrays of the type shown in FIG. 1C.
  • FIG. 2 shows a suitable processing flow diagram for manufacturing LED dice and a sub-mount wafer with vias arrays formed therein.
  • FIG. 3 shows a side sectional view of an LED package that includes a third sub-array of vias which are designated thermally conductive vias.
  • FIG. 4 shows a suitable method for combining the LED dice and sub-mount wafer components fabricated in accordance with the processing of FIG. 2 to produce separated LED packages.
  • FIG. 5 shows a side sectional view of two LED dice flip-chip bonded to two via arrays with molded material applied to each LED die in a step-and-repeat fashion.
  • FIG. 6 shows a side sectional view of two LED dice flip-chip bonded to two via arrays with underfill material applied to each LED die in a step-and-repeat fashion.
  • FIG. 7 shows a side sectional view of an LED die flip-chip bonded to an array of vias, with an optical coating applied to the LED die in a wafer-level process applied to the sub-mount wafer with the LEDs flip-chip bonded thereto.
  • FIG. 8 shows a side sectional view of an LED die flip-chip bonded to an array of vias, with a contoured refractive surface etched on the LED die substrate using a wafer-level process applied to the sub-mount wafer with the LEDs flip-chip bonded thereto.
  • FIG. 9 shows a side sectional view of an LED die flip-chip bonded to an array of vias arranged outside the lateral area of the LED die, with a die-encapsulating epoxy applied in a wafer-level process prior to separation of the individual LED packages.
  • FIG. 10 shows a perspective view of an LED die flip-chip bonded to an array of vias arranged outside the lateral area of the LED die, in which the LED package is separated by cutting through the via array to produce conductive sidewalls.
  • a die-encapsulating epoxy is applied in a wafer-level process prior to separation of the individual LED packages.
  • FIG. 11 shows a side sectional view of an LED die flip-chip bonded to an array of vias arranged outside the lateral area of the LED die.
  • a die-encapsulating epoxy is applied in a wafer-level process, followed by a step-and-repeat bonding of transfer molded lenses, and the LED packages are separated along the “V”-shaped grooves.
  • FIG. 12 shows a side sectional view of two LED dice flip-chip bonded to arrays of vias, with a cavity wafer bonded to the sub-mount wafer.
  • the cavity wafer is arranged on the sub-mount wafer so that reflective cavities formed therein receive the LED dice, and each cavity is filled in step-and-repeat fashion with an encapsulant.
  • FIG. 13 shows an frontside view of the cavity wafer of FIG. 12 with cavities fabricated therein, prior to bonding onto the sub-mount wafer.
  • FIG. 14 shows a suitable method for fabricating the cavity wafer of FIGS. 12 and 13 and for combining the cavity wafer with LED dice and sub-mount wafer components fabricated in accordance with the processing of FIG. 2 to produce separated LED packages.
  • a plurality of surface mount light emitting diode (LED) packages are produced using a common sub-mount wafer 10 that includes arrays 12 of electrically conductive vias 14 that pass from a frontside 16 of the sub-mount wafer 10 to a backside 18 of the sub-mount wafer 10 .
  • LED dice 24 each include a light transmissive substrate 32 on which p-type and n-type semiconductor layers 34 are deposited to form a light emitting p/n diode structure that emits light when electrically energized.
  • Metallic, polymeric, or another type of p-type and n-type electrodes 40 of are formed on the semiconductor layers 34 for electrically energizing the LED die 24 .
  • the LED dice 24 are GaN-based LEDs in which the semiconductor layers 34 are a multiple layer stack of AlN, GaN, InN, or alloys thereof which are deposited on a light-transmissive sapphire or SiC substrate.
  • the multi-layer stack can include AlN or AlGaN epitaxial buffers, optical claddings, InN or InGaN quantum wells, or the like.
  • the semiconductor layers 34 can be other than nitride layers and the substrate 34 can be made of other materials, such as an LED die including phosphide-based semiconductor layers on a wide bandgap, light transmissive semiconductor substrate.
  • the LED dice 24 are flip-chip bonded to the frontside 16 of the sub-mount wafer 10 to electrically contact the vias arrays 12 .
  • the electrodes 40 of each LED die 24 are thermosonically bonded to bonding bumps 44 disposed on frontside ends of the conductive vias 14 or on printed circuitry 50 that electrically communicates with the vias 14 .
  • Backside ends of the conductive vias 14 electrically communicate with solderable contact pads 46 which are suitable for soldering the LED package to a printed circuit board or other support as a surface mount LED package. Electrical power applied to the contact pads 46 is conducted by the vias 14 and the bonding bumps 44 to the electrodes 40 of the LED dice 24 .
  • the sub-mount wafer 10 is preferably separated along separation planes 48 (shown as dashed lines in FIGS. 1A, 1B, and 1 C) to produce separated surface mount LED packages each including a flip-chip bonded LED die 24 and a vias array 12 .
  • more than one LED die 24 is included in each separated LED package.
  • FIG. 1E two LED dice 24 are included in a single package.
  • electrical connecting printed circuitry 50 can be deposited on the frontside 16 of the sub-mount wafer 10 .
  • the printed circuitry 50 is omitted in FIGS. 1A and 1C).
  • the printed circuitry 50 can be omitted and the backside contact pads 46 of each vias array 12 of the multiple LED die package are separately electrically contacted to energize the plurality of LED dice.
  • a suitable method 60 for fabricating the LED dice 24 includes depositing 62 the LED device semiconductor layers on the light transmissive substrate wafer 32 .
  • the depositing 62 is suitably performed by metal-organic chemical vapor deposition (MOCVD), molecular beam epitaxy (MBE), or another epitaxial deposition technique.
  • Wafer level processing 64 by photolithography, wet chemical etching, plasma etching, and the like is performed to define device mesas, expose buried semiconductor layers, and so forth.
  • Wafer-level metallization 66 performed in conjunction with lithographic definition of metallization areas is used to form the electrodes 40 .
  • the electrodes 40 are principally gold, optionally disposed on a titanium adhesion layer and/or a nickel diffusion barrier layer.
  • the wafer is diced 68 to separate the individual LED die 24 .
  • a suitable method 80 for fabricating the sub-mount wafer 10 including the vias arrays 12 starts with a suitable electrically insulating wafer 82 .
  • Electrically insulating sub-mount materials can be chosen from ceramics such as alumina, BeO, AlN, and the like, or composites such as AlSiC, graphite-filled polymers, or the like.
  • Openings for the vias 14 are drilled 84 mechanically, by laser drilling, by photolithographic wet chemical etching, or the like.
  • the vias are formed 86 by filling the openings with an electrically conductive material, preferably copper.
  • the filling can be done using masked electroplating or other high-speed deposition, or by using a programmed step-and-repeat injection nozzle.
  • Suitable via materials include metals such as silver, copper, gold, aluminum, platinum, palladium, tungsten, alloys thereof, or the like.
  • the via material can be electroplated or otherwise deposited on sidewalls of the openings.
  • solderable back contact pads 46 and optional frontside printed circuitry 50 is photolithographically defined and applied. Since the wafer 82 is electrically insulating, these metallizations can be deposited directly to onto the wafer 82 . Optionally, a silicon nitride or other insulating layer is first deposited on the wafer 82 to provide further electrical isolation.
  • the bonding bumps 44 are formed 92 on the frontside ends of the electrically conductive vias 14 or on the printed circuitry 50 .
  • solder bumps are employed.
  • typical solders for flip chip bonding have thermal conductivities of about 25-60 W/mK and bump heights greater than 1 mil (25 microns). The large height and relatively low thermal conductivity limits thermal heat sinking via the solder bonding bumps.
  • the bonding bumps 44 are made principally of copper, and thermosonic flip chip bonding is used. Typical copper thermal conductivities are about 400 W/mK, and copper bump heights of less than 0.5 mils (13 microns) are obtainable. The increased thermal conductivity and lower bump height compared with solder bumps reduces thermal impedance. However, there is typically a tradeoff in that larger bonding bump heights promote reliability, while lower bonding bump heights reduce thermal resistance of the bumps. In one preferred embodiment, about 1 mil (25 microns) copper bumps are used. In the illustrated embodiment, the bonding bumps 44 are formed on the printed circuitry 50 . Alternatively, however, bonding bumps for thermosonic bonding can be formed on the light emitting diodes.
  • the frontside ends of the vias 14 or the printed circuitry 50 on which the bonding bumps are to be formed are terminated in a thin titanium layer.
  • this terminating titanium layer is partially or completely etched away just prior to bumps formation 92 .
  • a thin seed layer such as 20 nm titanium/150 nm copper is deposited, and the copper bumps positions are photolithographically defined.
  • the copper bumps are electroplated onto the exposed areas of the seed layer.
  • the photolithographic mask is removed, and the thin seed layer etched off.
  • the copper bumps are preferably lithographically coated with gold to promote the thermosonic bonding.
  • a titanium layer is deposited onto the copper bumps before applying the gold coating to promote gold adhesion.
  • a thermosonic gold-to-gold bond between the bonding bumps 44 and the electrodes 40 is formed by heating the substrate 10 to about 150° C. with the bonding bumps 44 contacting corresponding gold surfaces of the electrodes 40 of the light emitting diodes 24 .
  • the thermosonic bond forms.
  • this thermosonic bond forms at about 150° C., but provides a die-attachment that is thereafter thermally stable up to about 600° C.
  • the vias arrays 12 of the sub-mount 10 of FIGS. 1A-1E each include a first vias sub-array 12 1 , of electrically conductive vias 14 that contact the first (p-type or n-type) electrode 40 , and a second via sub-array 12 2 of electrically conductive vias 14 that contact the second (n-type or p-type) electrode 40 .
  • Heat sinking occurs through the electrically conductive vias 14 of the sub-arrays 12 1 , 12 2 .
  • the vias 14 are spatially distributed within each sub-array 12 1 , 12 2 to provide generally uniform heat sinking of the attached LED die 24 .
  • Alternative or additional heat sinking can be provided by the sub-mount 10 , if the sub-mount 10 is formed of a thermally conductive material. For example, AlN provides substantial thermal conduction for heat sinking.
  • an LED package with an designated heat sinking vias through the sub-mount is described.
  • components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 100, e.g. an LED die 124 in FIG. 3 corresponds with the LED die 24 of FIGS. 1A-1E.
  • the LED package of FIG. 3 has smaller electrical contacting regions connecting with the vias sub-arrays 112 1 , 112 2 which provide limited heat sinking.
  • a sub-mount 110 in combination with the vias sub-arrays 112 1 , 112 2 is not thermally conductive enough to provide adequate and substantially uniform heat sinking for the LED die 124 .
  • a third vias sub-array 112 3 of designated heat sinking vias is provided.
  • the vias of the third vias sub-array 112 3 do not electrically contact the LED die 124 , and do not contribute to electrical energizing of the LED die 124 .
  • the vias of the third vias sub-array 112 3 are thermally conductive, but can be electrically conductive or electrically insulating.
  • the vias sub-array 112 3 is suitably formed similarly to the process operations 84 , 86 that form the electrical vias.
  • Frontside ends of the thermal vias sub-array 112 3 thermally communicate with a thermally conductive underfill material 160 disposed between the LED die 124 and the sub-mount 110 to provide thermal contact between the LED die 124 and the designated thermal vias sub-array 112 3 .
  • a thermally conductive pad 162 contacting backside ends of the thermal vias sub-array 112 3 provides thermal contact with the printed circuit board or other support on which the surface mount LED package is arranged.
  • thermosonic bonding is preferably employed. Thermosonic bonding advantageously effects bonding at low wafer temperatures of about 150° C., and the thermosonic bond is thereafter thermally stable up to about 600° C. Alternatively, standard soldering methods can be used.
  • sub-mount wafer level dice processing 206 such as application of optical coatings, backside substrate processing, step-and-repeat application of LED dice encapsulants, or the like, is optionally performed.
  • Sub-mount wafer level processing beneficially processes all the dice 24 simultaneously or in a convenient step-and-repeat arrangement.
  • the sub-mount wafer can be sized to be received and processed by conventional automated silicon processing systems that may not be able to receive and manipulate the undiced LED substrate wafer 32 .
  • certain processes, such as LED die encapsulation cannot be performed prior to die attachment.
  • the sub-mount wafer is sawed, diced, or otherwise cut along the separation planes 48 to produce separated surface mount LED packages 210 .
  • the separation can employ mechanical sawing, laser sawing, cleaving, or other suitable techniques.
  • an LED package including individual LED encapsulants 360 applied by sub-mount wafer level processing 206 is described.
  • components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 300, e.g. an LED die 324 in FIG. 5 corresponds with the LED die 24 of FIGS. 1A-1E.
  • individual LED encapsulants 360 are applied to each LED die 324 and to a surrounding portion of the front surface 316 of the sub-mount 310 to hermetically seal the LED dice 324 .
  • the individual encapsulants 360 are suitably applied using a step-and-repeat apparatus such as are employed in automated silicon device processing.
  • the molded encapsulants 360 are preferably made of an epoxy or other encapsulant material that provides good refractive index matching with the LED substrate 332 , and is preferably also shaped to produce a selected lensing of the illumination output.
  • an LED package including individual LED underfill material 460 applied by sub-mount wafer level processing 206 is described.
  • components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 400, e.g. an LED die 424 in FIG. 6 corresponds with the LED die 24 of FIGS. 1A-1E.
  • individual LED underfill material 460 is applied to the flip chip bonding interface of each LED die 424 to hermetically seal critical components of the LED dice 424 such as the semiconductor layers 434 and electrodes 440 .
  • the underfill material 460 is thermally conductive to contribute to heat sinking.
  • the underfill material 460 is suitably applied using a step-and-repeat apparatus that sequentially processes each flip-chip bonded LED die 424 .
  • an LED package including an optical film 560 applied by sub-mount wafer level processing 206 is described.
  • components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 500, e.g. an LED die 524 in FIG. 7 corresponds with the LED die 24 of FIGS. 1A-1E.
  • the optical coating 560 is applied to the light transmissive substrates of the LED dice 524 .
  • the coating 560 can be an anti-reflection coating, a refractive index matching coating, a phosphor layer, or the like.
  • the optical coating 560 can be applied using a step-and-repeat apparatus that sequentially processes each LED dice flip chip bonded to the sub-mount wafer 510 .
  • the optical coating 560 can be applied to the frontside 516 of the sub-mount wafer including the LED dice 524 .
  • the coating 560 also coats the sub-mount wafer 510 , unless the coating chemistry is such that the coating does not adhere to the submount wafer 510 .
  • an LED package includes a contoured refractive surface 660 providing a selected light refraction effect.
  • the contoured refractive surface 660 is formed by the sub-mount wafer level processing 206 .
  • components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 600, e.g. an LED die 624 in FIG. 8 corresponds with the LED die 24 of FIGS. 1A-1E.
  • a photolithographically or optically defined surface contouring pattern is formed in the transparent substrate of the LED die 624 by a suitable plasma etching, wet chemical etching, or the like.
  • the contoured refractive surface 660 can include light-refractive prism features, a Fresnel lens pattern, or other selected light refraction contours.
  • an LED package including a laterally continuous encapsulant film applied by the sub-mount wafer level processing 206 , as well as vias arranged outside a lateral area of the LED die, is described.
  • components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 700, e.g. an LED die 724 in FIG. 9 corresponds with the LED die 24 of FIGS. 1A-1E.
  • a laterally continuous epoxy film or other encapsulating film 760 is applied to the sub-mount wafer 710 .
  • the encapsulant film 710 encapsulates all LED dice 724 that are flip chip bonded to the sub-mount wafer 710 in a single film deposition process.
  • the separating defines the side edges of the encapsulant 710 for each separated surface mount LED package.
  • the LED package there illustrated also includes electrical vias 714 arranged outside of a lateral area of the LED die 724 .
  • the bonding bumps 744 are arranged on the printed circuitry 750 formed in the circuitry printing process 90 of FIG. 2, and the printed circuitry 750 connects the bonding bumps 744 with the vias 714 .
  • the vias 714 in turn connect with contact pads 746 disposed on the backside 718 of the sub-mount wafer 710 .
  • the sub-mount 710 provides the primary heat sinking pathway for the LED die 724 .
  • a suitable thermally conductive sub-mount material is AlN. Arrangement of the vias 714 outside a lateral area of the LED die 724 advantageously provides a smooth surface for the flip chip bonding, which can be important for certain types of die attach processes.
  • an LED package including a laterally continuous encapsulant film and vias arranged as sidewalls of the separated LED package is described.
  • components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 800, e.g. an LED die 824 in FIG. 10 corresponds with the LED die 24 of FIGS. 1A-1E.
  • a wafer level encapsulant film 860 substantially similar to the encapsulant film 760 of FIG. 8 is applied as a laterally continuous film during the sub-mount wafer level processing 206 .
  • Vias 814 are arranged outside a lateral area of the LED die 824 , with printed circuitry 850 electrically connecting bonding bumps 844 with the vias 814 .
  • the individual surface mount LED packages are separated along separation planes that substantially coincide with a central axis of the vias 814 .
  • the vias 814 are disposed on sidewalls 862 of the separated LED package.
  • the via formation process 86 of FIG. 2 preferably is limited to deposition of the electrically conductive via material onto sidewalls of the drilled openings.
  • Arrangement of the vias 814 on sidewalls of the separated LED package beneficially improves structural reliability of the separated surface mount LED package as compared with other embodiments which include vias that pass through the sub-mount in the separated surface mount LED package.
  • an AlN or other thermally conductive sub-mount material is employed to provide primary heat sinking.
  • the LED packages of FIGS. 9 and 10 include encapsulating films 760 , 860 that are applied across the frontside 716 , 816 of the sub-mount wafer 710 , 810 during the sub-wafer level processing 206 of FIG. 4.
  • the lateral edges or sidewalls of the encapsulant for each separated surface mount LED package is defined by the separation planes 748 , which are transverse to the frontside surface 716 , 816 in the LED packages of FIGS. 9 and 10.
  • FIG. 11 a surface mount LED package with non-vertical separation planes is described.
  • components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 900, e.g. an LED die 924 in FIG. 11 corresponds with the LED die 24 of FIGS. 1A-1E.
  • the LED package shown in FIG. 11 includes the LED die 924 with transparent substrate 932 flip chip bonded to the sub-mount 910 which has via arrays 912 electrically connecting printed circuitry 950 on the sub-mount frontside 916 with solderable bonding pads 946 on the sub-mount backside 918 .
  • a planar encapsulant film 960 is applied similarly to the planar films 760 , 860 of FIGS. 9 and 10.
  • the LED package of FIG. 11 is separated using a “V”-shaped groove 970 cut from the backside 918 of the sub-mount wafer.
  • reflective material is deposited on the backside 918 to form reflective coatings 974 on angled sides of the encapulant 960 to define a reflector cup.
  • the remaining sub-mount material is then fractured to separate the surface mount LED packages.
  • a transfer molded lens 976 is disposed on each surface mount LED package further improve light extraction.
  • FIGS. 12 and 13 a surface mount LED package with reflector cavities defined by a cavity wafer is described.
  • components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 1000, e.g. an LED die 1024 in FIG. 12 corresponds with the LED die 24 of FIGS. 1A-1E.
  • the LED package shown in FIG. 12 includes the LED die 1024 flip chip bonded to the sub-mount 1010 which has vias 1014 electrically connecting the LED die 1024 on the sub-mount frontside 1016 with solderable bonding pads 1046 on the sub-mount backside 1018 .
  • a cavity wafer 1078 (a frontside of which is shown in FIG. 13) that defines reflector cavities is bonded to the frontside 1016 of the sub-mount wafer 1010 .
  • the cavity wafer 1078 includes cavities 1080 each having a shape of a cut-off cone (that is, the cavities have a shape of a frustum of a cone).
  • the cavity wafer 1078 is a silicon wafer and the slanted sides of the cavities 1080 are formed 1100 at a selected angle by drilling followed by anisotropic etching.
  • a reflective material is applied 1102 to the frontside of the cavity wafer 1078 to form reflective layers 1082 on the slanted sides of the cavities 1080 that define the reflector cups.
  • a reflective coating 1082 a white ceramic cavity wafer without an optical coating can be used.
  • the LED dice 1024 and the cavity wafer 1078 with reflective cavities 1080 formed therein are bonded 1110 to the sub-mount wafer 1010 , with the flip chip bonded LED dice 1024 and the cavity wafer 1078 relatively positioned such that each reflector cavity 1080 receives one LED die 1024 .
  • encapsulant material is dispensed on top of the bonded cavity wafer 1078 and urged into the cavities 1080 using a sponge, squeegee, or the like to form an encapsulating filling 1060 .
  • an automated step-and-repeat encapsulant applicator can be used.
  • a phosphor coating 1084 is applied 1114 to the surface of the cavity wafer 1078 and the encapsulating filling 1060 to convert LED light, such as blue or ultraviolet GaN LED light, into a selected illumination such as white light.
  • Individual surface mount LED packages 1120 are separated 1116 by sawing or cutting the sub-mount wafer 1010 and bonded cavity wafer 1078 along vertical separation planes 1048 .
  • the resulting LED packages 1120 are robust. Since the encapsulating filling 1060 is recessed in the cavities 1080 , a soft material such as silicone can be used as the encapsulant material.
  • the reflector cup formed by the cavities 1080 improves light extraction, and the sub-mount wafer level deposition of the phosphor layer 1084 provides consistent phosphor thickness and uniformity compared with phosphorizing individual LED dice, giving improved color consistency that is substantially independent of direction.
  • a lens array (not shown) is applied using an automated step-and-repeat applicator prior to the separating 1116 to further improve light extraction.

Abstract

Surface mount light emitting diode (LED) packages each contain a light emitting diode (LED) die (24). A plurality of arrays of openings are drilled into an electrically insulating sub-mount wafer (10). A metal is applied to the drilled openings to produce a plurality of via arrays (12). The LED dice (24) are flip-chip bonded onto a frontside (16) of the sub-mount wafer (10). The p-type and n-type contacts of each flip-chip bonded LED (24) electrically communicate with a solderable backside (18) of the sub-mount wafer (10) through a via array (12). A thermal conduction path (10, 12) is provided for thermally conducting heat from the flip-chip bonded LED dice (24) to the solderable backside (18) of the sub-mount wafer (10). Subsequent to the flip-chip bonding, the sub-mount wafer (10) is separated to produce the surface mount LED packages.

Description

    BACKGROUND OF THE INVENTION
  • The present invention relates to the lighting arts. It is particularly applicable to the fabrication of high-brightness gallium nitride (GaN) based light emitting diodes (LEDs) and LED arrays, and will be described with particular reference thereto. However, the invention also finds application in connection with other types of LEDs and in other LED applications. [0001]
  • LEDs, particularly those fabricated from gallium nitride (GaN), aluminum nitride (AlN), indium nitride (InN), and various alloys and layer combinations thereof, are suitable for illumination applications in the ultraviolet and blue wavelength ranges. Additionally, GaN-based LEDs which are coated with a wavelength-converting phosphor are suitable for producing white or selectably colored light for illumination. Such LEDs have a number of advantages over other types of illuminators, including compactness, low operating voltages, and high reliability. [0002]
  • However, GaN-based power LEDs for lighting applications suffer from low luminous output. A state-of-the-art GaN-based LED presently dissipates about 5watts while generating about 100 lumens. In contrast, a typical incandescent light source dissipates about 60 watts while generating about 1,000 lumens of light output. Heat dissipation is a limiting factor in the luminous output and reliability of power LEDs. Although heat sinks provide for heat removal in LED-based lighting systems, there remains a need for improved heat removal from the active region of the LED die to the heat sink. [0003]
  • In a conventional GaN-based LED package, the active GaN layers are arranged on a sapphire or other transparent substrate in a flip-chip orientation in which the active GaN layers are bonded to a silicon or other thermally conductive sub-mount which in turn is supported on a lead frame or a printed circuit board. The silicon sub-mount is insulating and includes bonding pads that connect with electrodes of the LED die during the flip-chip bonding. The bonding pads of the silicon sub-mount are electrically connected with the lead frame or traces of the printed circuit board by wire-bonding. Light emitted by the GaN layers is transmitted through the transparent LED substrate, while heat produced by the GaN layers is conducted through the silicon sub-mount to a heat sink integrated into or associated with the lead frame or printed circuit board. [0004]
  • The conventional GaN-based LED package suffers from a number of disadvantages. Packaging is complex due to the separate steps of bonding the GaN layers to the sub-mount, bonding the sub-mount to the associated support, and wire-bonding the bonding pads to the lead frame. The package is incompatible with wafer-level processing typically employed in other areas of the electronics industry, which impacts production throughput and yield. Although some wafer level processing can be performed on the epitaxial GaN wafer prior to dicing, certain processes such as die encapsulation cannot be performed prior to dicing. Thermal conductivity, while improved by using the silicon sub-mount, is still non-ideal. The overall package is bulky. [0005]
  • The present invention contemplates an improved apparatus and method for forming the same that overcomes the above-mentioned limitations and others. [0006]
  • BRIEF SUMMARY
  • In accordance with one aspect, a method is provided for producing a plurality of surface mount light emitting diode (LED) packages. A plurality of light emitting diode (LED) dice are fabricated. Each LED die includes light emitting semiconductor layers disposed on a light-transmissive substrate, and frontside p-type and n-type contacts disposed on the semiconductor layers opposite the light-transmissive substrate. A plurality of arrays of openings are drilled into an electrically insulating sub-mount wafer. A metal is applied to the drilled openings to produce a plurality of via arrays. The LED dice are flip-chip bonded onto a frontside of the sub-mount wafer. The p-type and n-type contacts of each flip-chip bonded LED electrically communicate with a solderable backside of the sub-mount wafer through a via array. A thermal conduction path is provided for thermally conducting heat from the flip-chip bonded LED dice to the solderable backside of the sub-mount wafer. Subsequent to the flip-chip bonding, the sub-mount wafer is separated to produce surface mount LED packages each including at least one LED die. [0007]
  • In accordance with another aspect, a light emitting diode (LED) package is disclosed. An LED has a first side on which a pair of electrical contacts are arranged and a second side. A submount has a first side onto which the first side of the LED is bonded and a second side. Said submount provides: a plurality of electrically conductive paths that extend from the second side of the submount to the first side of the submount, said electrically conductive paths connecting with the electrical contacts of the LED such that electrical power is deliverable to the LED from the second side of the submount; and one or more thermally conductive paths that extend from the first side of the submount to the second side of the submount such that heat generated by the LED is removable therefrom from the second side of the submount. [0008]
  • In accordance with yet another aspect, a light emitting diode (LED) package is disclosed. An LED includes electrical contacts arranged on a surface thereof. An electrically insulating sub-mount has: (i) a frontside including printed circuitry contacting the LED electrical contacts; (ii) a backside including electrical contact pads; and (iii) electrically conductive paths passing through the insulating sub-mount and connecting the printed circuitry of the front-side with the electrical contact pads of the back-side to deliver electrical power from to the back-side sub-mount contact pads to the LED. [0009]
  • In accordance with still yet another aspect, a method for constructing a plurality of light emitting diode (LED) packages is provided. A plurality of LEDs are flip-chip bonded to a frontside of an electrically insulating sub-mount wafer. The sub-mount wafer includes front-side contacts that electrically contact electrodes of the LED during the flip-chip bonding, and electrically conductive paths that electrically connect the front-side contacts with solderable contact pads arranged on a backside of the sub-mount wafer. At least one wafer-level processing operation is performed on the sub-mount wafer with the LEDs flip-chip bonded thereto. The sub-mount wafer is separated to produce the plurality of LED packages. Each LED package contains at least one of the plurality of LEDs. [0010]
  • Numerous advantages and benefits of the present invention will become apparent to those of ordinary skill in the art upon reading and understanding the following detailed description.[0011]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The invention may take form in various components and arrangements of components, and in various steps and arrangements of steps. The drawings are only for purposes of illustrating preferred embodiments and are not to be construed as limiting the invention. Further, it is to be appreciated that the LED drawings are not to scale. [0012]
  • FIG. 1A shows a frontside view of a sub-mount wafer including a plurality of arrays of electrical vias, and dashed lines indicating separation planes for separating individual LED packages. [0013]
  • FIG. 1B shows a backside view of the sub-mount wafer of FIG. 1A including solderable contact pads and dashed lines indicating separation planes for separating individual LED packages. [0014]
  • FIG. 1C shows a frontside view of one of array of electrical vias with dashed lines indicating separation planes for separating the LED package. [0015]
  • FIG. 1D shows a backside view (looking through the transparent substrate) of an LED die that flip-chip bonds to the vias array of FIG. 1C. Electrodes on the frontside of the LED die are shown in phantom. [0016]
  • FIG. 1E shows a side sectional view of two LED dice of the type shown in FIG. 1D flip-chip bonded to two via arrays of the type shown in FIG. 1C. [0017]
  • FIG. 2 shows a suitable processing flow diagram for manufacturing LED dice and a sub-mount wafer with vias arrays formed therein. [0018]
  • FIG. 3 shows a side sectional view of an LED package that includes a third sub-array of vias which are designated thermally conductive vias. [0019]
  • FIG. 4 shows a suitable method for combining the LED dice and sub-mount wafer components fabricated in accordance with the processing of FIG. 2 to produce separated LED packages. [0020]
  • FIG. 5 shows a side sectional view of two LED dice flip-chip bonded to two via arrays with molded material applied to each LED die in a step-and-repeat fashion. [0021]
  • FIG. 6 shows a side sectional view of two LED dice flip-chip bonded to two via arrays with underfill material applied to each LED die in a step-and-repeat fashion. [0022]
  • FIG. 7 shows a side sectional view of an LED die flip-chip bonded to an array of vias, with an optical coating applied to the LED die in a wafer-level process applied to the sub-mount wafer with the LEDs flip-chip bonded thereto. [0023]
  • FIG. 8 shows a side sectional view of an LED die flip-chip bonded to an array of vias, with a contoured refractive surface etched on the LED die substrate using a wafer-level process applied to the sub-mount wafer with the LEDs flip-chip bonded thereto. [0024]
  • FIG. 9 shows a side sectional view of an LED die flip-chip bonded to an array of vias arranged outside the lateral area of the LED die, with a die-encapsulating epoxy applied in a wafer-level process prior to separation of the individual LED packages. [0025]
  • FIG. 10 shows a perspective view of an LED die flip-chip bonded to an array of vias arranged outside the lateral area of the LED die, in which the LED package is separated by cutting through the via array to produce conductive sidewalls. A die-encapsulating epoxy is applied in a wafer-level process prior to separation of the individual LED packages. [0026]
  • FIG. 11 shows a side sectional view of an LED die flip-chip bonded to an array of vias arranged outside the lateral area of the LED die. A die-encapsulating epoxy is applied in a wafer-level process, followed by a step-and-repeat bonding of transfer molded lenses, and the LED packages are separated along the “V”-shaped grooves. [0027]
  • FIG. 12 shows a side sectional view of two LED dice flip-chip bonded to arrays of vias, with a cavity wafer bonded to the sub-mount wafer. The cavity wafer is arranged on the sub-mount wafer so that reflective cavities formed therein receive the LED dice, and each cavity is filled in step-and-repeat fashion with an encapsulant. [0028]
  • FIG. 13 shows an frontside view of the cavity wafer of FIG. 12 with cavities fabricated therein, prior to bonding onto the sub-mount wafer. [0029]
  • FIG. 14 shows a suitable method for fabricating the cavity wafer of FIGS. 12 and 13 and for combining the cavity wafer with LED dice and sub-mount wafer components fabricated in accordance with the processing of FIG. 2 to produce separated LED packages.[0030]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • With reference to FIGS. 1A-1E, a plurality of surface mount light emitting diode (LED) packages are produced using a common [0031] sub-mount wafer 10 that includes arrays 12 of electrically conductive vias 14 that pass from a frontside 16 of the sub-mount wafer 10 to a backside 18 of the sub-mount wafer 10.
  • [0032] LED dice 24 each include a light transmissive substrate 32 on which p-type and n-type semiconductor layers 34 are deposited to form a light emitting p/n diode structure that emits light when electrically energized. Metallic, polymeric, or another type of p-type and n-type electrodes 40 of are formed on the semiconductor layers 34 for electrically energizing the LED die 24. In one preferred embodiment, the LED dice 24 are GaN-based LEDs in which the semiconductor layers 34 are a multiple layer stack of AlN, GaN, InN, or alloys thereof which are deposited on a light-transmissive sapphire or SiC substrate. Although two semiconductor layers 34 are shown, it should be appreciated that a more complex semiconductor multi-layer stack of either an n-on-p or a p-on-n configuration can be employed. For example, the multi-layer stack can include AlN or AlGaN epitaxial buffers, optical claddings, InN or InGaN quantum wells, or the like. Moreover, the semiconductor layers 34 can be other than nitride layers and the substrate 34 can be made of other materials, such as an LED die including phosphide-based semiconductor layers on a wide bandgap, light transmissive semiconductor substrate.
  • The [0033] LED dice 24 are flip-chip bonded to the frontside 16 of the sub-mount wafer 10 to electrically contact the vias arrays 12. Specifically, the electrodes 40 of each LED die 24 are thermosonically bonded to bonding bumps 44 disposed on frontside ends of the conductive vias 14 or on printed circuitry 50 that electrically communicates with the vias 14. Backside ends of the conductive vias 14 electrically communicate with solderable contact pads 46 which are suitable for soldering the LED package to a printed circuit board or other support as a surface mount LED package. Electrical power applied to the contact pads 46 is conducted by the vias 14 and the bonding bumps 44 to the electrodes 40 of the LED dice 24.
  • After the [0034] LED dice 24 are flip chip bonded, the sub-mount wafer 10 is preferably separated along separation planes 48 (shown as dashed lines in FIGS. 1A, 1B, and 1C) to produce separated surface mount LED packages each including a flip-chip bonded LED die 24 and a vias array 12.
  • Optionally, more than one LED die [0035] 24 is included in each separated LED package. For example, FIG. 1E two LED dice 24 are included in a single package. In this case, electrical connecting printed circuitry 50 can be deposited on the frontside 16 of the sub-mount wafer 10. (Note, the printed circuitry 50 is omitted in FIGS. 1A and 1C). Alternatively, the printed circuitry 50 can be omitted and the backside contact pads 46 of each vias array 12 of the multiple LED die package are separately electrically contacted to energize the plurality of LED dice.
  • With continuing reference to FIGS. 1A-1E and with further reference to FIG. 2, a [0036] suitable method 60 for fabricating the LED dice 24 includes depositing 62 the LED device semiconductor layers on the light transmissive substrate wafer 32. For GaN-based LED dice fabrication, the depositing 62 is suitably performed by metal-organic chemical vapor deposition (MOCVD), molecular beam epitaxy (MBE), or another epitaxial deposition technique. Wafer level processing 64 by photolithography, wet chemical etching, plasma etching, and the like is performed to define device mesas, expose buried semiconductor layers, and so forth. Wafer-level metallization 66 performed in conjunction with lithographic definition of metallization areas is used to form the electrodes 40. In one preferred embodiment, the electrodes 40 are principally gold, optionally disposed on a titanium adhesion layer and/or a nickel diffusion barrier layer. The wafer is diced 68 to separate the individual LED die 24.
  • With continuing reference to FIGS. 1A-2, a [0037] suitable method 80 for fabricating the sub-mount wafer 10 including the vias arrays 12 starts with a suitable electrically insulating wafer 82. Electrically insulating sub-mount materials can be chosen from ceramics such as alumina, BeO, AlN, and the like, or composites such as AlSiC, graphite-filled polymers, or the like. Openings for the vias 14 are drilled 84 mechanically, by laser drilling, by photolithographic wet chemical etching, or the like. The vias are formed 86 by filling the openings with an electrically conductive material, preferably copper. The filling can be done using masked electroplating or other high-speed deposition, or by using a programmed step-and-repeat injection nozzle. Suitable via materials include metals such as silver, copper, gold, aluminum, platinum, palladium, tungsten, alloys thereof, or the like. Optionally, rather than filling the openings, the via material can be electroplated or otherwise deposited on sidewalls of the openings.
  • In [0038] metallization processing 88, 90, the solderable back contact pads 46 and optional frontside printed circuitry 50 is photolithographically defined and applied. Since the wafer 82 is electrically insulating, these metallizations can be deposited directly to onto the wafer 82. Optionally, a silicon nitride or other insulating layer is first deposited on the wafer 82 to provide further electrical isolation.
  • The bonding bumps [0039] 44 are formed 92 on the frontside ends of the electrically conductive vias 14 or on the printed circuitry 50. In one embodiment, solder bumps are employed. However, typical solders for flip chip bonding have thermal conductivities of about 25-60 W/mK and bump heights greater than 1 mil (25 microns). The large height and relatively low thermal conductivity limits thermal heat sinking via the solder bonding bumps.
  • Hence, in a preferred embodiment, the bonding bumps [0040] 44 are made principally of copper, and thermosonic flip chip bonding is used. Typical copper thermal conductivities are about 400 W/mK, and copper bump heights of less than 0.5 mils (13 microns) are obtainable. The increased thermal conductivity and lower bump height compared with solder bumps reduces thermal impedance. However, there is typically a tradeoff in that larger bonding bump heights promote reliability, while lower bonding bump heights reduce thermal resistance of the bumps. In one preferred embodiment, about 1 mil (25 microns) copper bumps are used. In the illustrated embodiment, the bonding bumps 44 are formed on the printed circuitry 50. Alternatively, however, bonding bumps for thermosonic bonding can be formed on the light emitting diodes.
  • In one suitable approach for forming the bonding bumps [0041] 44, the frontside ends of the vias 14 or the printed circuitry 50 on which the bonding bumps are to be formed are terminated in a thin titanium layer. To prepare the surface, this terminating titanium layer is partially or completely etched away just prior to bumps formation 92. A thin seed layer such as 20 nm titanium/150 nm copper is deposited, and the copper bumps positions are photolithographically defined. The copper bumps are electroplated onto the exposed areas of the seed layer. The photolithographic mask is removed, and the thin seed layer etched off.
  • The copper bumps are preferably lithographically coated with gold to promote the thermosonic bonding. Optionally, a titanium layer is deposited onto the copper bumps before applying the gold coating to promote gold adhesion. A thermosonic gold-to-gold bond between the bonding bumps [0042] 44 and the electrodes 40 is formed by heating the substrate 10 to about 150° C. with the bonding bumps 44 contacting corresponding gold surfaces of the electrodes 40 of the light emitting diodes 24. Upon application of ultrasonic energy, the thermosonic bond forms. Advantageously, this thermosonic bond forms at about 150° C., but provides a die-attachment that is thereafter thermally stable up to about 600° C.
  • The [0043] vias arrays 12 of the sub-mount 10 of FIGS. 1A-1E each include a first vias sub-array 12 1, of electrically conductive vias 14 that contact the first (p-type or n-type) electrode 40, and a second via sub-array 12 2 of electrically conductive vias 14 that contact the second (n-type or p-type) electrode 40. Heat sinking occurs through the electrically conductive vias 14 of the sub-arrays 12 1, 12 2. The vias 14 are spatially distributed within each sub-array 12 1, 12 2 to provide generally uniform heat sinking of the attached LED die 24. Alternative or additional heat sinking can be provided by the sub-mount 10, if the sub-mount 10 is formed of a thermally conductive material. For example, AlN provides substantial thermal conduction for heat sinking.
  • With reference to FIG. 3, an LED package with an designated heat sinking vias through the sub-mount is described. In the LED package of FIG. 3, components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 100, e.g. an [0044] LED die 124 in FIG. 3 corresponds with the LED die 24 of FIGS. 1A-1E. The LED package of FIG. 3 has smaller electrical contacting regions connecting with the vias sub-arrays 112 1, 112 2 which provide limited heat sinking. A sub-mount 110 in combination with the vias sub-arrays 112 1, 112 2 is not thermally conductive enough to provide adequate and substantially uniform heat sinking for the LED die 124.
  • To provide additional heat sinking, a [0045] third vias sub-array 112 3 of designated heat sinking vias is provided. The vias of the third vias sub-array 112 3 do not electrically contact the LED die 124, and do not contribute to electrical energizing of the LED die 124. The vias of the third vias sub-array 112 3 are thermally conductive, but can be electrically conductive or electrically insulating. The vias sub-array 112 3 is suitably formed similarly to the process operations 84, 86 that form the electrical vias. Frontside ends of the thermal vias sub-array 112 3 thermally communicate with a thermally conductive underfill material 160 disposed between the LED die 124 and the sub-mount 110 to provide thermal contact between the LED die 124 and the designated thermal vias sub-array 112 3. A thermally conductive pad 162 contacting backside ends of the thermal vias sub-array 112 3 provides thermal contact with the printed circuit board or other support on which the surface mount LED package is arranged.
  • With continuing reference to FIGS. 1A-2 and with further reference to FIG. 4, a [0046] suitable method 200 for combining the LED dice 24 formed by the exemplary process 60 with the sub-mount wafer 10 formed by the exemplary process 80 is described. The LED dice 24 are flip chip bonded 202 to the sub-mount 10. In the preferred embodiment that employs copper bonding bumps 44, thermosonic bonding is preferably employed. Thermosonic bonding advantageously effects bonding at low wafer temperatures of about 150° C., and the thermosonic bond is thereafter thermally stable up to about 600° C. Alternatively, standard soldering methods can be used.
  • With the [0047] LED dice 24 attached to the sub-mount 10, sub-mount wafer level dice processing 206, such as application of optical coatings, backside substrate processing, step-and-repeat application of LED dice encapsulants, or the like, is optionally performed. Sub-mount wafer level processing beneficially processes all the dice 24 simultaneously or in a convenient step-and-repeat arrangement. Moreover, the sub-mount wafer can be sized to be received and processed by conventional automated silicon processing systems that may not be able to receive and manipulate the undiced LED substrate wafer 32. Furthermore, certain processes, such as LED die encapsulation, cannot be performed prior to die attachment. After the optional sub-mount wafer level processing 206, the sub-mount wafer is sawed, diced, or otherwise cut along the separation planes 48 to produce separated surface mount LED packages 210. The separation can employ mechanical sawing, laser sawing, cleaving, or other suitable techniques.
  • With continuing reference to FIG. 4 and with further reference to FIG. 5, an LED package including [0048] individual LED encapsulants 360 applied by sub-mount wafer level processing 206 is described. In the LED package of FIG. 5, components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 300, e.g. an LED die 324 in FIG. 5 corresponds with the LED die 24 of FIGS. 1A-1E. In fabricating the LED package of FIG. 5, during the sub-mount wafer level processing 206 individual LED encapsulants 360 are applied to each LED die 324 and to a surrounding portion of the front surface 316 of the sub-mount 310 to hermetically seal the LED dice 324. The individual encapsulants 360 are suitably applied using a step-and-repeat apparatus such as are employed in automated silicon device processing. The molded encapsulants 360 are preferably made of an epoxy or other encapsulant material that provides good refractive index matching with the LED substrate 332, and is preferably also shaped to produce a selected lensing of the illumination output.
  • With continuing reference to FIG. 4 and with further reference to FIG. 6, an LED package including individual [0049] LED underfill material 460 applied by sub-mount wafer level processing 206 is described. In the LED package of FIG. 6, components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 400, e.g. an LED die 424 in FIG. 6 corresponds with the LED die 24 of FIGS. 1A-1E. In fabricating the LED package of FIG. 6, during the sub-mount wafer level processing 206 individual LED underfill material 460 is applied to the flip chip bonding interface of each LED die 424 to hermetically seal critical components of the LED dice 424 such as the semiconductor layers 434 and electrodes 440. Preferably, the underfill material 460 is thermally conductive to contribute to heat sinking. The underfill material 460 is suitably applied using a step-and-repeat apparatus that sequentially processes each flip-chip bonded LED die 424.
  • With continuing reference to FIG. 4 and with further reference to FIG. 7, an LED package including an [0050] optical film 560 applied by sub-mount wafer level processing 206 is described. In the LED package of FIG. 7, components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 500, e.g. an LED die 524 in FIG. 7 corresponds with the LED die 24 of FIGS. 1A-1E. In fabricating the LED package of FIG. 7, during the sub-mount wafer level processing 206 the optical coating 560 is applied to the light transmissive substrates of the LED dice 524. The coating 560 can be an anti-reflection coating, a refractive index matching coating, a phosphor layer, or the like. The optical coating 560 can be applied using a step-and-repeat apparatus that sequentially processes each LED dice flip chip bonded to the sub-mount wafer 510. Alternatively, the optical coating 560 can be applied to the frontside 516 of the sub-mount wafer including the LED dice 524. In this latter approach, the coating 560 also coats the sub-mount wafer 510, unless the coating chemistry is such that the coating does not adhere to the submount wafer 510.
  • With continuing reference to FIG. 4 and with further reference to FIG. 8, an LED package includes a contoured [0051] refractive surface 660 providing a selected light refraction effect. The contoured refractive surface 660 is formed by the sub-mount wafer level processing 206. In the LED package of FIG. 8, components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 600, e.g. an LED die 624 in FIG. 8 corresponds with the LED die 24 of FIGS. 1A-1E. In fabricating the LED package of FIG. 8, during the sub-mount wafer level processing 206 a photolithographically or optically defined surface contouring pattern is formed in the transparent substrate of the LED die 624 by a suitable plasma etching, wet chemical etching, or the like. The contoured refractive surface 660 can include light-refractive prism features, a Fresnel lens pattern, or other selected light refraction contours.
  • With reference to FIG. 9, an LED package including a laterally continuous encapsulant film applied by the sub-mount [0052] wafer level processing 206, as well as vias arranged outside a lateral area of the LED die, is described. In the LED package of FIG. 9, components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 700, e.g. an LED die 724 in FIG. 9 corresponds with the LED die 24 of FIGS. 1A-1E. In fabricating the LED package of FIG. 9, during the sub-mount wafer level processing 206 a laterally continuous epoxy film or other encapsulating film 760 is applied to the sub-mount wafer 710. The encapsulant film 710 encapsulates all LED dice 724 that are flip chip bonded to the sub-mount wafer 710 in a single film deposition process. When the sub-mount wafer is separated along separation planes 748 in the sub-mount separation process 208 of FIG. 4, the separating defines the side edges of the encapsulant 710 for each separated surface mount LED package.
  • With continuing reference to FIG. 9, the LED package there illustrated also includes [0053] electrical vias 714 arranged outside of a lateral area of the LED die 724. The bonding bumps 744 are arranged on the printed circuitry 750 formed in the circuitry printing process 90 of FIG. 2, and the printed circuitry 750 connects the bonding bumps 744 with the vias 714. The vias 714 in turn connect with contact pads 746 disposed on the backside 718 of the sub-mount wafer 710. Preferably, in such an arrangement the sub-mount 710 provides the primary heat sinking pathway for the LED die 724. A suitable thermally conductive sub-mount material is AlN. Arrangement of the vias 714 outside a lateral area of the LED die 724 advantageously provides a smooth surface for the flip chip bonding, which can be important for certain types of die attach processes.
  • With reference to FIG. 10, an LED package including a laterally continuous encapsulant film and vias arranged as sidewalls of the separated LED package is described. In the LED package of FIG. 10, components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 800, e.g. an [0054] LED die 824 in FIG. 10 corresponds with the LED die 24 of FIGS. 1A-1E. A wafer level encapsulant film 860 substantially similar to the encapsulant film 760 of FIG. 8 is applied as a laterally continuous film during the sub-mount wafer level processing 206.
  • [0055] Vias 814 are arranged outside a lateral area of the LED die 824, with printed circuitry 850 electrically connecting bonding bumps 844 with the vias 814. During the LED package separation process 208 of FIG. 4 the individual surface mount LED packages are separated along separation planes that substantially coincide with a central axis of the vias 814. Hence, the vias 814 are disposed on sidewalls 862 of the separated LED package. To facilitate separation, the via formation process 86 of FIG. 2 preferably is limited to deposition of the electrically conductive via material onto sidewalls of the drilled openings. Arrangement of the vias 814 on sidewalls of the separated LED package beneficially improves structural reliability of the separated surface mount LED package as compared with other embodiments which include vias that pass through the sub-mount in the separated surface mount LED package. Preferably, an AlN or other thermally conductive sub-mount material is employed to provide primary heat sinking.
  • The LED packages of FIGS. 9 and 10 include encapsulating [0056] films 760, 860 that are applied across the frontside 716, 816 of the sub-mount wafer 710, 810 during the sub-wafer level processing 206 of FIG. 4. The lateral edges or sidewalls of the encapsulant for each separated surface mount LED package is defined by the separation planes 748, which are transverse to the frontside surface 716, 816 in the LED packages of FIGS. 9 and 10.
  • With reference to FIG. 11, a surface mount LED package with non-vertical separation planes is described. In the LED package of FIG. 10, components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 900, e.g. an [0057] LED die 924 in FIG. 11 corresponds with the LED die 24 of FIGS. 1A-1E. The LED package shown in FIG. 11 includes the LED die 924 with transparent substrate 932 flip chip bonded to the sub-mount 910 which has via arrays 912 electrically connecting printed circuitry 950 on the sub-mount frontside 916 with solderable bonding pads 946 on the sub-mount backside 918. A planar encapsulant film 960 is applied similarly to the planar films 760, 860 of FIGS. 9 and 10.
  • However, rather than vertical separation planes [0058] 48 used in the LED package described with reference to FIGS. 1A-1E, the LED package of FIG. 11 is separated using a “V”-shaped groove 970 cut from the backside 918 of the sub-mount wafer. After formation of the “V”-shaped grooves 970 but before LED package separation, reflective material is deposited on the backside 918 to form reflective coatings 974 on angled sides of the encapulant 960 to define a reflector cup. The remaining sub-mount material is then fractured to separate the surface mount LED packages. Optionally, a transfer molded lens 976 is disposed on each surface mount LED package further improve light extraction.
  • With reference to FIGS. 12 and 13, a surface mount LED package with reflector cavities defined by a cavity wafer is described. In the LED package of FIG. 12, components that correspond to substantially similar components of the LED package of FIGS. 1A-1E are indicated with reference numbers offset by a factor of 1000, e.g. an [0059] LED die 1024 in FIG. 12 corresponds with the LED die 24 of FIGS. 1A-1E. The LED package shown in FIG. 12 includes the LED die 1024 flip chip bonded to the sub-mount 1010 which has vias 1014 electrically connecting the LED die 1024 on the sub-mount frontside 1016 with solderable bonding pads 1046 on the sub-mount backside 1018.
  • With continuing reference to FIGS. 12 and 13 and with further reference to FIG. 14, a cavity wafer [0060] 1078 (a frontside of which is shown in FIG. 13) that defines reflector cavities is bonded to the frontside 1016 of the sub-mount wafer 1010. The cavity wafer 1078 includes cavities 1080 each having a shape of a cut-off cone (that is, the cavities have a shape of a frustum of a cone). In one suitable embodiment, the cavity wafer 1078 is a silicon wafer and the slanted sides of the cavities 1080 are formed 1100 at a selected angle by drilling followed by anisotropic etching. A reflective material is applied 1102 to the frontside of the cavity wafer 1078 to form reflective layers 1082 on the slanted sides of the cavities 1080 that define the reflector cups. Instead of a reflective coating 1082, a white ceramic cavity wafer without an optical coating can be used.
  • The [0061] LED dice 1024 and the cavity wafer 1078 with reflective cavities 1080 formed therein are bonded 1110 to the sub-mount wafer 1010, with the flip chip bonded LED dice 1024 and the cavity wafer 1078 relatively positioned such that each reflector cavity 1080 receives one LED die 1024. In a suitable encapsulation process 1112, encapsulant material is dispensed on top of the bonded cavity wafer 1078 and urged into the cavities 1080 using a sponge, squeegee, or the like to form an encapsulating filling 1060. Alternatively, an automated step-and-repeat encapsulant applicator can be used. Optionally, a phosphor coating 1084 is applied 1114 to the surface of the cavity wafer 1078 and the encapsulating filling 1060 to convert LED light, such as blue or ultraviolet GaN LED light, into a selected illumination such as white light. Individual surface mount LED packages 1120 are separated 1116 by sawing or cutting the sub-mount wafer 1010 and bonded cavity wafer 1078 along vertical separation planes 1048.
  • The resulting [0062] LED packages 1120 are robust. Since the encapsulating filling 1060 is recessed in the cavities 1080, a soft material such as silicone can be used as the encapsulant material. The reflector cup formed by the cavities 1080 improves light extraction, and the sub-mount wafer level deposition of the phosphor layer 1084 provides consistent phosphor thickness and uniformity compared with phosphorizing individual LED dice, giving improved color consistency that is substantially independent of direction. Optionally, a lens array (not shown) is applied using an automated step-and-repeat applicator prior to the separating 1116 to further improve light extraction.
  • The invention has been described with reference to the preferred embodiments. Obviously, modifications and alterations will occur to others upon reading and understanding the preceding detailed description. It is intended that the invention be construed as including all such modifications and alterations insofar as they come within the scope of the appended claims or the equivalents thereof. [0063]

Claims (36)

1-7. (Canceled)
8. A light emitting diode (LED) package including:
an LED having (i) a first side, bounded by a perimeter, on which electrical contacts are arranged and (ii) a second side; and,
a submount having a first side onto which the first side of the LED is bonded and a second side, said submount providing[[:]] a plurality of electrically conductive paths that extend from the second side of the submount to the first side of the submount, said electrically conductive paths including first electrically conductive vias located outside the perimeter and connecting with the electrical contacts of the LED such that electrical power is deliverable to the LED from the second side of the submount.
9-11. (Canceled)
12. The LED package of claim 8, wherein the first plurality of vias wrap around the outer surface of the submount.
13. The LED package of claim 8, wherein the submount is thermally conductive.
14. The LED package of claim 8, wherein the first plurality of electrically conductive vias are thermally conductive.
15. The LED package of claim 8, wherein the submount further includes:
a set of one or more thermally conductive vias distinct from the electrically conductive vias.
16. (Canceled)
17. The LED package of claim 8, wherein the submount includes:
a plurality of thermally and electrically conductive bumps formed on one of the first side of the submount and the LED, said bumps joining the LED and submount together by thermosonic bonding.
18. The LED package of claim 17, wherein the bumps are less than about 25 microns in height.
19. The LED package of claim 17, wherein the bumps include:
a metal core;
a barrier metal overcoating the metal core; and,
a bondable metal overcoating the barrier metal.
20. The LED package of claim 19, wherein the metal core is copper or aluminum, the barrier metal is nickel, and the bondable metal is gold.
21. The LED package of claim 8, further including:
a light transmissive material arranged on LED.
22. The LED package of claim 21, wherein the light transmissive material encapsulates the LED.
23. The LED package of claim 21, wherein the light transmissive material forms a lens.
24. The LED package of claim 23, wherein the lens is a Fresnel lens.
25. The LED package of claim 8, further including:
an antireflective coating on the LED, said antireflective coating aiding in extraction of light from the LED.
26. The LED package of claim 8, further including:
a phosphor arranged to receive light of a first wavelength from the LED, and in response thereto emit light of a second wavelength.
27. A light emitting diode (LED) package including:
an LED including electrical contacts arranged on a surface thereof; and
an electrically insulating sub-mount having: (i) a frontside including printed circuitry contacting the LED electrical contacts, (ii) a backside including electrical contact pads, and (iii) electrically conductive paths passing through the insulating sub-mount and connecting the printed circuitry of the front-side with the electrical contact pads of the back-side to deliver electrical power from to the back-side sub-mount contact pads to the LED.
28. The LED package as set forth in claim 27, wherein the electrically conductive paths include:
a plurality of p-contact conductive paths arranged electrically in parallel to connect a p-type electrical contact of the LED with a positive contact pad of the backside of the sub-mount, the plurality of p-contact conductive paths being spatially distributed to promote generally uniform heat sinking; and
a plurality of n-contact conductive paths arranged electrically in parallel to connect an n-type electrical contact of the LED with a negative contact pad of the backside of the sub-mount, the plurality of n-contact conductive paths being spatially distributed to promote generally uniform heat sinking.
29. The LED package as set forth in claim 27, wherein the electrically insulating sub-mount is substantially thermally insulating, the electrically insulating sub-mount further including:
thermally conductive paths through the insulating sub-mount that conduct heat from the LED.
30. The LED package as set forth in claim 27, wherein the LED includes:
a light-transmissive substrate;
semiconducting layers deposited on a front-side of the substrate, the semiconducting layers defining an active region, the electrical contacts arranged on the semiconducting layers as front-side contacts such that the LED is flip-chip mounted onto the front-side of the sub-mount to contact the printed circuitry;
wherein light produced in the active region responsive to electrical input to the front-side contacts passes through the substrate and emits at least from a back-side of the substrate.
31. The LED package as set forth in claim 30, wherein the semiconducting layers include layers selected from a group consisting of: gallium nitride (GaN), aluminum nitride (AlN), indium nitride (InN), and alloys thereof.
32. The LED package as set forth in claim 30, wherein the backside of the substrate is patterned to define a light-refractive surface.
33. The LED package as set forth in claim 27, further including:
a molded material encompassing at least the LED and providing at least one of index-matching and lensing to modify light emission from the LED.
34. The LED package as set forth in claim 27, further including:
an underfill material arranged about an interface between the LED and the sub-mount.
35. The LED package as set forth in claim 27, wherein the sub-mount is formed from one of a ceramic material and a composite material.
36. The LED package as set forth in claim 27, wherein the electrically conductive paths of the sub-mount include metal that fills openings passing through the sub-mount.
37. The LED package as set forth in claim 27, further including:
a generally annular ring disposed on the frontside of the sub-mount, the generally annular ring defining a reflective cavity inside of which the LED is disposed.
38. The LED package as set forth in claim 27, wherein the LED includes a plurality of LEDs each contacting corresponding printed circuitry on the front-side of the sub-mount.
39-44. (Canceled)
45. The LED package as set forth in claim 27, wherein the electrically conductive paths are arranged outside of a perimeter of the LED.
46. The LED package as set forth in claim 27, further including:
thermosonic bonds connecting the contacts of the LED with the printed circuitry of the submount, the thermosonic bonds including bonding bumps disposed on one of the LED and the frontside of the submount, the bonding bumps being less than about 25 microns in height.
47. A light emitting diode (LED) package including:
an LED having electrical contacts; and
a submount having front and back principal sides, electrical contacts of the LED being bonded to the front principal side of the submount, the submount further including a plurality of electrically conductive paths: (i) extending between the front and back principal sides of the submount, (ii) being located outside of a perimeter of the LED, and (iii) electrically connecting with the electrical contacts of the LED.
48. The LED package as set forth in claim 47, wherein the electrically conductive paths wrap around the outer surface of the submount.
49. The LED package as set forth in claim 47, further including:
thermosonic bonds between the electrodes of the LED and the front principal side of the submount, the thermosonic bonds including bonding bumps disposed on one of the LED and the front principal side of the submount, the bonding bumps having heights of less than about 25 microns.
US10/402,505 2003-03-28 2003-03-28 LED power package Abandoned US20040188696A1 (en)

Priority Applications (7)

Application Number Priority Date Filing Date Title
US10/402,505 US20040188696A1 (en) 2003-03-28 2003-03-28 LED power package
CNA2004800085521A CN1768434A (en) 2003-03-28 2004-03-23 LED power package
PCT/US2004/008789 WO2004088760A2 (en) 2003-03-28 2004-03-23 Led power package
KR1020057018379A KR20060020605A (en) 2003-03-28 2004-03-23 Led power package
EP04758198A EP1609190A2 (en) 2003-03-28 2004-03-23 Led power package
JP2006507467A JP5208414B2 (en) 2003-03-28 2004-03-23 LED power package
US10/832,969 US6964877B2 (en) 2003-03-28 2004-04-27 LED power package

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/402,505 US20040188696A1 (en) 2003-03-28 2003-03-28 LED power package

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/832,969 Division US6964877B2 (en) 2003-03-28 2004-04-27 LED power package

Publications (1)

Publication Number Publication Date
US20040188696A1 true US20040188696A1 (en) 2004-09-30

Family

ID=32989710

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/402,505 Abandoned US20040188696A1 (en) 2003-03-28 2003-03-28 LED power package
US10/832,969 Expired - Lifetime US6964877B2 (en) 2003-03-28 2004-04-27 LED power package

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/832,969 Expired - Lifetime US6964877B2 (en) 2003-03-28 2004-04-27 LED power package

Country Status (6)

Country Link
US (2) US20040188696A1 (en)
EP (1) EP1609190A2 (en)
JP (1) JP5208414B2 (en)
KR (1) KR20060020605A (en)
CN (1) CN1768434A (en)
WO (1) WO2004088760A2 (en)

Cited By (95)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050023550A1 (en) * 2003-07-29 2005-02-03 Gelcore, Llc Flip chip light emitting diode devices having thinned or removed substrates
US20050274959A1 (en) * 2004-06-10 2005-12-15 Geun-Ho Kim High power LED package
US20060169994A1 (en) * 2005-02-03 2006-08-03 United Epitaxy Company, Ltd. Light emitting device and manufacture method thereof
US20060175625A1 (en) * 2002-05-28 2006-08-10 Ryoji Yokotani Light emitting element, lighting device and surface emission illuminating device using it
US20060216865A1 (en) * 2004-03-18 2006-09-28 Phoseon Technology, Inc. Direct cooling of leds
US20060278883A1 (en) * 2003-04-30 2006-12-14 Negley Gerald H Light-emitting devices having an antireflective layer that has a graded index of refraction and methods of forming the same
US20060278885A1 (en) * 2005-06-14 2006-12-14 Industrial Technology Research Institute LED wafer-level chip scale packaging
US20060284195A1 (en) * 2003-08-28 2006-12-21 Hideo Nagai Semiconductor light emitting device, light emitting module, lighting apparatus, display element and manufacturing method of semiconductor light emitting device
WO2007018098A1 (en) 2005-08-05 2007-02-15 Olympus Medical Systems Corp. Light emitting unit
US20070111351A1 (en) * 2003-07-11 2007-05-17 Tridonic Optoelectronics Gmbh Led and led light source
US20070126016A1 (en) * 2005-05-12 2007-06-07 Epistar Corporation Light emitting device and manufacture method thereof
EP1806789A2 (en) * 2004-10-04 2007-07-11 Kabushiki Kaisha Toshiba Light emitting device, lighting equipment or liquid crystal display device using such light emitting device
US20070176193A1 (en) * 2004-09-17 2007-08-02 Matsushita Electric Industrial Co., Ltd. Semiconductor light-emitting device, lighting module, lighting device and method for manufacturing semiconductor light-emitting device
EP1816685A1 (en) * 2004-10-27 2007-08-08 Kyocera Corporation Light emitting element mounting board, light emitting element storing package, light emitting device and lighting equipment
US20070202623A1 (en) * 2005-10-28 2007-08-30 Gelcore Llc Wafer level package for very small footprint and low profile white LED devices
US20070200128A1 (en) * 2003-09-30 2007-08-30 Kabushiki Kaishi Toshiba Light Emitting Device
US20070228404A1 (en) * 2005-01-11 2007-10-04 Tran Chuong A Systems and methods for producing white-light light emitting diodes
EP1848044A2 (en) * 2006-04-19 2007-10-24 Shinko Electric Industries Co., Ltd. Semiconductor device and seconductor device fabrication method
US20080093614A1 (en) * 2004-11-30 2008-04-24 Hideo Nagai Semiconductor Light Emitting Device, Lighting Module, Illumination Apparatus, Surface Mount Led, And Bullet Led
US20080099770A1 (en) * 2006-10-31 2008-05-01 Medendorp Nicholas W Integrated heat spreaders for light emitting devices (LEDs) and related assemblies
US20080113460A1 (en) * 2003-12-24 2008-05-15 Shelton Bryan S Laser Lift-Off of Sapphire From a Nitride Flip-Chip
US20080121902A1 (en) * 2006-09-07 2008-05-29 Gelcore Llc Small footprint high power light emitting package with plurality of light emitting diode chips
US20080218759A1 (en) * 2007-03-08 2008-09-11 Sensors For Medicine And Science, Inc. Light emitting diode for harsh environments
US20080258309A1 (en) * 2007-04-23 2008-10-23 Wen-Chih Chiou Three-dimensional semiconductor device
US20080258695A1 (en) * 2007-04-19 2008-10-23 Luminus Devices, Inc. Switching device integrated with light emitting device
CN100442554C (en) * 2005-02-08 2008-12-10 晶元光电股份有限公司 LED and production thereof
US20090050908A1 (en) * 2005-01-10 2009-02-26 Cree, Inc. Solid state lighting component
US20090284161A1 (en) * 2007-12-20 2009-11-19 Luminus Devices, Inc. Light-emitting devices
US20090315060A1 (en) * 2005-10-19 2009-12-24 Wan Ho Kim Light emitting diode package
US20100096760A1 (en) * 2008-10-21 2010-04-22 Chen-Hua Yu Bond Pad Design with Reduced Dishing Effect
WO2010054613A1 (en) * 2008-11-13 2010-05-20 Osram Opto Semiconductors Gmbh Surface-mountable apparatus
US20100207154A1 (en) * 2009-02-18 2010-08-19 Song Yong Seon Light emitting device package and lighting system including the same
US20100224902A1 (en) * 2009-03-04 2010-09-09 Koninklijke Philips Electronics N.V. Compliant bonding structures for semiconductor devices
US20100308301A1 (en) * 2005-12-22 2010-12-09 Hitachi Cable, Ltd. Semiconductor light-emitting device
US20110065411A1 (en) * 2007-06-29 2011-03-17 Rafi Aslamali A Method And Apparatus For Controlling A Harmonic Rejection Mixer
US20110114978A1 (en) * 2009-11-19 2011-05-19 Kabushiki Kaisha Toshiba Semiconductor light-emitting device and method for manufacturing same
US20110193112A1 (en) * 2010-02-08 2011-08-11 Kabushiki Kaisha Toshiba Led module
US20110193056A1 (en) * 2010-02-11 2011-08-11 Taiwan Semiconductor Manufacturing Company, Ltd. Vertical LED Chip Package on TSV Carrier
CN102163677A (en) * 2010-02-16 2011-08-24 台湾积体电路制造股份有限公司 Package system
US20110215361A1 (en) * 2010-03-02 2011-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. Thermally-Enhanced Hybrid LED Package Components
US20110215354A1 (en) * 2010-03-02 2011-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. Double Flip-Chip LED Package Components
US20110215360A1 (en) * 2010-03-02 2011-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. LED Flip-Chip Package Structure with Dummy Bumps
DE102010025320A1 (en) * 2010-06-28 2011-12-29 Osram Opto Semiconductors Gmbh Optoelectronic component and method for its production
US20120007117A1 (en) * 2010-07-08 2012-01-12 Andrews Peter S Submount for Electronic Die Attach with Controlled Voids and Methods of Attaching an Electronic Die to a Submount Including Engineered Voids
US20120043564A1 (en) * 2004-11-12 2012-02-23 Philips Lumileds Lighting Company, Llc Common optical element for an array of phosphor converted light emitting devices
US20120061695A1 (en) * 2009-03-24 2012-03-15 Kang Kim Light-emitting diode package
US20120097972A1 (en) * 2008-12-12 2012-04-26 Kabushiki Kaisha Toshiba Light emitting device and method for manufacturing same
WO2012107967A1 (en) * 2011-02-09 2012-08-16 Kabushiki Kaisha Toshiba Semiconductor light emitting device
US8314479B2 (en) 2010-11-02 2012-11-20 Carsem (M) Sdn. Bhd. Leadframe package with recessed cavity for LED
US8314443B2 (en) * 2009-06-18 2012-11-20 Koninklijke Philips Electronics N.V. Semiconductor light emitting device with a contact formed on a textured surface
CN103050585A (en) * 2011-10-17 2013-04-17 财团法人工业技术研究院 Light-emitting chip packaging method and structure thereof
EP1876653A3 (en) * 2006-07-07 2013-05-01 LG Electronics Inc. Sub-mount for mounting light emitting device and light emitting device package
US20130187179A1 (en) * 2012-01-23 2013-07-25 Sharp Kabushiki Kaisha Light emitting diode with improved directionality
US8506105B2 (en) 2010-08-25 2013-08-13 Generla Electric Company Thermal management systems for solid state lighting and other electronic systems
CN103258932A (en) * 2012-02-16 2013-08-21 矽品精密工业股份有限公司 Semiconductor package and fabrication method thereof
US8535988B2 (en) 2011-11-01 2013-09-17 Carsem (M) Sdn. Bhd. Large panel leadframe
US20130270599A1 (en) * 2008-12-31 2013-10-17 Epistar Corporation Light-emitting device
US8659160B2 (en) 2010-12-31 2014-02-25 Industrial Technology Research Institute Die structure, manufacturing method and substrate thereof
US8680534B2 (en) 2005-01-11 2014-03-25 Semileds Corporation Vertical light emitting diodes (LED) having metal substrate and spin coated phosphor layer for producing white light
DE102012217609A1 (en) * 2012-09-27 2014-03-27 Osram Opto Semiconductors Gmbh Optoelectronic semiconductor device i.e. LED, has support substrate embedded in mold body, and optoelectronic semiconductor chip arranged above top side of substrate, where top side of substrate flushingly terminates with mold body top side
US20140103363A1 (en) * 2012-10-17 2014-04-17 Cree, Inc. Using stress reduction barrier sub-layers in a semiconductor die
US20140167093A1 (en) * 2012-12-13 2014-06-19 Hon Hai Precision Industry Co., Ltd. Light emitting diode having a plurality of heat conductive columns
US20140175498A1 (en) * 2012-12-21 2014-06-26 Hon Hai Precision Industry Co., Ltd. Led chip unit with current baffle
US20140226345A1 (en) * 2013-02-14 2014-08-14 Samsung Electronics Co., Ltd. Light-emitting device packages
US20140291715A1 (en) * 2012-06-11 2014-10-02 Cree, Inc. Compact led package with reflectivity layer
US20150001714A1 (en) * 2012-11-30 2015-01-01 International Business Machines Corporation Stress-resilient chip structure and dicing process
US20150060905A1 (en) * 2013-08-28 2015-03-05 Seoul Semiconductor Co., Ltd. Light source module and manufacturing method thereof, and backlight unit
WO2015036231A1 (en) * 2013-09-13 2015-03-19 Osram Opto Semiconductors Gmbh Optoelectronic semiconductor component and method for fabricating an optoelectronic semiconductor component
US9018655B2 (en) 2005-02-03 2015-04-28 Epistar Corporation Light emitting apparatus and manufacture method thereof
US20150319842A1 (en) * 2014-04-30 2015-11-05 Ibiden Co., Ltd. Circuit board and method for manufacturing the same
US9200792B2 (en) 2009-11-24 2015-12-01 Streamlight, Inc. Portable light having a heat dissipater with an integral cooling device
EP2950359A1 (en) * 2014-05-28 2015-12-02 LG Innotek Co., Ltd. For wafer bonding optimized contact structure of a light emitting device
DE102014108368A1 (en) * 2014-06-13 2015-12-17 Osram Opto Semiconductors Gmbh Surface mount semiconductor device and method of making the same
US9257622B2 (en) * 2014-04-14 2016-02-09 Jin-Ywan Lin Light-emitting structure
US20160064614A1 (en) * 2014-09-02 2016-03-03 Advanced Optoelectronic Technology, Inc. Light emitting diode package and manufacturing method thereof
US9293678B2 (en) 2010-07-15 2016-03-22 Micron Technology, Inc. Solid-state light emitters having substrates with thermal and electrical conductivity enhancements and method of manufacture
EP3007241A1 (en) * 2006-02-16 2016-04-13 Shinko Electric Industries Co., Ltd. Light-emitting device and method for manufacturing the same
US9356259B2 (en) * 2014-01-17 2016-05-31 Samsung Display Co., Ltd. Organic light-emitting display apparatus and method of manufacturing the same
US9425172B2 (en) 2008-10-24 2016-08-23 Cree, Inc. Light emitter array
US20160247982A1 (en) * 2015-02-17 2016-08-25 Genesis Photonics Inc. Light-emitting device
WO2016164228A1 (en) * 2015-04-10 2016-10-13 Skylit Corporation Phototherapy light engine
US20170179360A1 (en) * 2014-06-27 2017-06-22 Nichia Corporation Light emitting device
US9786811B2 (en) 2011-02-04 2017-10-10 Cree, Inc. Tilted emission LED array
US20170324012A1 (en) * 2014-11-05 2017-11-09 Osram Opto Semiconductors Gmbh Optoelectronic component and method of producing an optoelectronic component
US10026864B2 (en) * 2016-02-13 2018-07-17 Black Peak LLC Package-less LED assembly and method
US10295147B2 (en) 2006-11-09 2019-05-21 Cree, Inc. LED array and method for fabricating same
EP3553828A4 (en) * 2016-12-07 2020-09-02 Tsinghua University Photoelectric device package structure based on metallic bonding and manufacturing method thereof
US10842016B2 (en) 2011-07-06 2020-11-17 Cree, Inc. Compact optically efficient solid state light source with integrated thermal management
US10978615B2 (en) 2005-02-03 2021-04-13 Epistar Corporation Plurality of light emitting devices having opaque insulating layer between them
US11189766B2 (en) * 2019-01-16 2021-11-30 Creeled, Inc. Light emitting diode packages
US11437453B2 (en) * 2016-07-06 2022-09-06 Seoul Semiconductor Co., Ltd. Display apparatus
US11462522B2 (en) 2018-11-15 2022-10-04 Samsung Electronics Co., Ltd. Display module and display device including inorganic light emitting element and light blocking member on connecting member
US11583695B2 (en) 2014-02-03 2023-02-21 Zerigo Health, Inc. Systems and methods for phototherapy
US11638834B2 (en) 2015-07-24 2023-05-02 Zerigo Health, Inc. Systems and methods for phototherapy control
US11791442B2 (en) 2007-10-31 2023-10-17 Creeled, Inc. Light emitting diode package and method for fabricating same

Families Citing this family (183)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR20050044865A (en) 2002-05-08 2005-05-13 포세온 테크날러지 인코퍼레이티드 High efficiency solid-state light source and methods of use and manufacture
US20060007668A1 (en) * 2004-07-06 2006-01-12 Tseng-Lu Chien LED button light kits for footwear
US7157745B2 (en) * 2004-04-09 2007-01-02 Blonder Greg E Illumination devices comprising white light emitting diodes and diode arrays and method and apparatus for making them
US7528421B2 (en) * 2003-05-05 2009-05-05 Lamina Lighting, Inc. Surface mountable light emitting diode assemblies packaged for high temperature operation
US7633093B2 (en) * 2003-05-05 2009-12-15 Lighting Science Group Corporation Method of making optical light engines with elevated LEDs and resulting product
US7777235B2 (en) 2003-05-05 2010-08-17 Lighting Science Group Corporation Light emitting diodes with improved light collimation
JP4337574B2 (en) * 2003-09-25 2009-09-30 日亜化学工業株式会社 LIGHT EMITTING DEVICE AND METHOD FOR FORMING THE SAME
JP4258367B2 (en) * 2003-12-18 2009-04-30 株式会社日立製作所 Optical component mounting package and manufacturing method thereof
TW200522387A (en) * 2003-12-26 2005-07-01 Ind Tech Res Inst High-power LED planarization encapsulation structure
KR100586944B1 (en) * 2003-12-26 2006-06-07 삼성전기주식회사 High power light emitting diode package and method of producing the same
US7339198B2 (en) * 2004-01-16 2008-03-04 Yu-Nung Shen Light-emitting diode chip package body and packaging method thereof
US20050274970A1 (en) * 2004-06-14 2005-12-15 Lumileds Lighting U.S., Llc Light emitting device with transparent substrate having backside vias
TWI228326B (en) * 2004-06-29 2005-02-21 Cleavage Entpr Co Ltd Structure of light emitting diode and manufacture method of the same
WO2006005062A2 (en) 2004-06-30 2006-01-12 Cree, Inc. Chip-scale methods for packaging light emitting devices and chip-scale packaged light emitting devices
US20060056203A1 (en) * 2004-09-10 2006-03-16 Taiwan Oasis Technology Co., Ltd. LED luminance enhancing construction
CN100380694C (en) * 2004-12-10 2008-04-09 北京大学 Method for packing inverted mounting LED chip
TWI239670B (en) * 2004-12-29 2005-09-11 Ind Tech Res Inst Package structure of light emitting diode and its manufacture method
TWI352437B (en) 2007-08-27 2011-11-11 Epistar Corp Optoelectronic semiconductor device
US20060186535A1 (en) * 2005-02-23 2006-08-24 Visteon Global Technologies, Inc. Semi-conductor die mount assembly
JP4547290B2 (en) * 2005-03-29 2010-09-22 エルジー エレクトロニクス インコーポレイティド Manufacturing method of light source device
US8669572B2 (en) * 2005-06-10 2014-03-11 Cree, Inc. Power lamp package
TWI422044B (en) * 2005-06-30 2014-01-01 Cree Inc Chip-scale methods for packaging light emitting devices and chip-scale packaged light emitting devices
EP1899435A4 (en) * 2005-07-01 2010-06-02 Lamina Lighting Inc Illumination devices comprising white light emitting diodes and diode arrays and method and apparatus for making them
US20070015300A1 (en) * 2005-07-15 2007-01-18 Yu-Chuan Liu Method for fabricating a light-emitting device
US7736777B2 (en) * 2005-08-11 2010-06-15 Fuelcell Energy, Inc. Control assembly for controlling a fuel cell system during shutdown and restart
JP4961887B2 (en) * 2005-09-07 2012-06-27 豊田合成株式会社 Solid state device
KR100619549B1 (en) * 2005-09-13 2006-09-01 (주)한비젼 Photodiode and its contact implementation of layered image sensor
ATE545153T1 (en) * 2005-09-28 2012-02-15 Koninkl Philips Electronics Nv HIGH BRIGHT LED DEVICE
US20070080364A1 (en) * 2005-10-06 2007-04-12 Bear Hsiung White light emitting device capable of adjusting color temperature
US20070090488A1 (en) * 2005-10-24 2007-04-26 Tyntek Corporation High-efficiency matrix-type LED device
US7928462B2 (en) * 2006-02-16 2011-04-19 Lg Electronics Inc. Light emitting device having vertical structure, package thereof and method for manufacturing the same
US7675145B2 (en) * 2006-03-28 2010-03-09 Cree Hong Kong Limited Apparatus, system and method for use in mounting electronic elements
TWI322915B (en) * 2006-03-31 2010-04-01 Au Optronics Corp Heat dissipation structure of backliht module
TW200807652A (en) * 2006-04-20 2008-02-01 Koninkl Philips Electronics Nv Thermal isolation of electronic devices in submount used for LEDs lighting applications
US8748915B2 (en) * 2006-04-24 2014-06-10 Cree Hong Kong Limited Emitter package with angled or vertical LED
US8062925B2 (en) * 2006-05-16 2011-11-22 Koninklijke Philips Electronics N.V. Process for preparing a semiconductor light-emitting device for mounting
TWI302043B (en) * 2006-06-27 2008-10-11 Everlight Electronics Co Ltd Base structure for ultra-thin light-emitting diode and manufacturing method thereof
JP5010203B2 (en) * 2006-07-31 2012-08-29 パナソニック株式会社 Light emitting device
US8735920B2 (en) 2006-07-31 2014-05-27 Cree, Inc. Light emitting diode package with optical element
US7843074B2 (en) * 2006-09-12 2010-11-30 Lumination Llc Underfill for light emitting device
US7635869B2 (en) * 2006-09-14 2009-12-22 Lumination Llc Support with recessed electrically conductive chip attachment material for flip-chip bonding a light emitting chip
WO2008073400A1 (en) 2006-12-11 2008-06-19 The Regents Of The University Of California Transparent light emitting diodes
WO2008078237A2 (en) * 2006-12-21 2008-07-03 Koninklijke Philips Electronics N.V. Carrier and optical semiconductor device based on such a carrier
TWI342075B (en) * 2007-01-08 2011-05-11 Ledtech Electronics Corp Ceramic package for led
US20080169510A1 (en) * 2007-01-17 2008-07-17 International Business Machines Corporation Performance enhancement on both nmosfet and pmosfet using self-aligned dual stressed films
US9711703B2 (en) 2007-02-12 2017-07-18 Cree Huizhou Opto Limited Apparatus, system and method for use in mounting electronic elements
US7898811B2 (en) * 2007-04-10 2011-03-01 Raled, Inc. Thermal management of LEDs on a printed circuit board and associated methods
TW200843135A (en) * 2007-04-23 2008-11-01 Augux Co Ltd Method of packaging light emitting diode with high heat-dissipating efficiency and the structure thereof
US7791096B2 (en) * 2007-06-08 2010-09-07 Koninklijke Philips Electronics N.V. Mount for a semiconductor light emitting device
TW200910628A (en) * 2007-08-17 2009-03-01 Hsin-Hui Yeh LED package and method thereof-dual substrate
US7994524B1 (en) * 2007-09-12 2011-08-09 David Yaunien Chung Vertically structured LED array light source
CN101388161A (en) * 2007-09-14 2009-03-18 科锐香港有限公司 LED surface mounting device and LED display with the device
US10256385B2 (en) 2007-10-31 2019-04-09 Cree, Inc. Light emitting die (LED) packages and related methods
US8866169B2 (en) 2007-10-31 2014-10-21 Cree, Inc. LED package with increased feature sizes
US9640737B2 (en) 2011-01-31 2017-05-02 Cree, Inc. Horizontal light emitting diodes including phosphor particles
US9754926B2 (en) 2011-01-31 2017-09-05 Cree, Inc. Light emitting diode (LED) arrays including direct die attach and related assemblies
US9018667B2 (en) * 2008-03-25 2015-04-28 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader and dual adhesives
US8207553B2 (en) * 2008-03-25 2012-06-26 Bridge Semiconductor Corporation Semiconductor chip assembly with base heat spreader and cavity in base
US8324723B2 (en) * 2008-03-25 2012-12-04 Bridge Semiconductor Corporation Semiconductor chip assembly with bump/base heat spreader and dual-angle cavity in bump
US8525214B2 (en) * 2008-03-25 2013-09-03 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader with thermal via
US20100052005A1 (en) * 2008-03-25 2010-03-04 Lin Charles W C Semiconductor chip assembly with post/base heat spreader and conductive trace
US20100072511A1 (en) * 2008-03-25 2010-03-25 Lin Charles W C Semiconductor chip assembly with copper/aluminum post/base heat spreader
US8212279B2 (en) * 2008-03-25 2012-07-03 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader, signal post and cavity
US20110278638A1 (en) 2008-03-25 2011-11-17 Lin Charles W C Semiconductor chip assembly with post/dielectric/post heat spreader
US20110163348A1 (en) * 2008-03-25 2011-07-07 Bridge Semiconductor Corporation Semiconductor chip assembly with bump/base heat spreader and inverted cavity in bump
US8269336B2 (en) * 2008-03-25 2012-09-18 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader and signal post
US8148747B2 (en) * 2008-03-25 2012-04-03 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base/cap heat spreader
US8110446B2 (en) * 2008-03-25 2012-02-07 Bridge Semiconductor Corporation Method of making a semiconductor chip assembly with a post/base heat spreader and a conductive trace
US8329510B2 (en) * 2008-03-25 2012-12-11 Bridge Semiconductor Corporation Method of making a semiconductor chip assembly with a post/base heat spreader with an ESD protection layer
US20100181594A1 (en) * 2008-03-25 2010-07-22 Lin Charles W C Semiconductor chip assembly with post/base heat spreader and cavity over post
US8193556B2 (en) * 2008-03-25 2012-06-05 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader and cavity in post
US20110156090A1 (en) * 2008-03-25 2011-06-30 Lin Charles W C Semiconductor chip assembly with post/base/post heat spreader and asymmetric posts
US8314438B2 (en) * 2008-03-25 2012-11-20 Bridge Semiconductor Corporation Semiconductor chip assembly with bump/base heat spreader and cavity in bump
US8067784B2 (en) * 2008-03-25 2011-11-29 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader and substrate
US8129742B2 (en) * 2008-03-25 2012-03-06 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader and plated through-hole
US8203167B2 (en) * 2008-03-25 2012-06-19 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader and adhesive between base and terminal
US8310043B2 (en) * 2008-03-25 2012-11-13 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader with ESD protection layer
US8531024B2 (en) * 2008-03-25 2013-09-10 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader and multilevel conductive trace
US8232576B1 (en) 2008-03-25 2012-07-31 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader and ceramic block in post
US8378372B2 (en) * 2008-03-25 2013-02-19 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader and horizontal signal routing
US20090284932A1 (en) * 2008-03-25 2009-11-19 Bridge Semiconductor Corporation Thermally Enhanced Package with Embedded Metal Slug and Patterned Circuitry
US8288792B2 (en) * 2008-03-25 2012-10-16 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base/post heat spreader
US8354688B2 (en) 2008-03-25 2013-01-15 Bridge Semiconductor Corporation Semiconductor chip assembly with bump/base/ledge heat spreader, dual adhesives and cavity in bump
US7948076B2 (en) * 2008-03-25 2011-05-24 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base heat spreader and vertical signal routing
US8415703B2 (en) * 2008-03-25 2013-04-09 Bridge Semiconductor Corporation Semiconductor chip assembly with post/base/flange heat spreader and cavity in flange
JP2009239116A (en) * 2008-03-27 2009-10-15 Sharp Corp Light emitting device
US20090242923A1 (en) * 2008-03-28 2009-10-01 M/A-Com, Inc. Hermetically Sealed Device with Transparent Window and Method of Manufacturing Same
US8431950B2 (en) * 2008-05-23 2013-04-30 Chia-Lun Tsai Light emitting device package structure and fabricating method thereof
JP5549104B2 (en) * 2008-05-29 2014-07-16 株式会社リコー Light emitting device, optical scanning device, and image forming apparatus
JP5391767B2 (en) * 2008-05-30 2014-01-15 東芝ライテック株式会社 Light emitting device and lighting apparatus
GB2462411B (en) * 2008-07-30 2013-05-22 Photonstar Led Ltd Tunable colour led module
CN101577301B (en) * 2008-09-05 2011-12-21 佛山市国星光电股份有限公司 Package method for white light LED and LED device manufactured by package method for white light LED
WO2010032169A1 (en) * 2008-09-16 2010-03-25 Koninklijke Philips Electronics N.V. Light-emitting arrangement
US8791471B2 (en) * 2008-11-07 2014-07-29 Cree Hong Kong Limited Multi-chip light emitting diode modules
KR20100057710A (en) * 2008-11-10 2010-06-01 삼성전자주식회사 Light emitting diodes and backlight unit having the same
JP4799606B2 (en) * 2008-12-08 2011-10-26 株式会社東芝 Optical semiconductor device and method for manufacturing optical semiconductor device
US20110037083A1 (en) * 2009-01-14 2011-02-17 Alex Chi Keung Chan Led package with contrasting face
US8368112B2 (en) 2009-01-14 2013-02-05 Cree Huizhou Opto Limited Aligned multiple emitter package
TWI404189B (en) * 2009-02-06 2013-08-01 Everlight Electronics Co Ltd Multi-chips light emitting diode and method for fabricating the same
US8791499B1 (en) 2009-05-27 2014-07-29 Soraa, Inc. GaN containing optical devices and method with ESD stability
JP2010283253A (en) * 2009-06-08 2010-12-16 Hitachi Kyowa Engineering Co Ltd Light-emitting device and substrate for light-emitting device
US20100327173A1 (en) * 2009-06-29 2010-12-30 Charles Gerard Woychik Integrated Direct Conversion Detector Module
US8324653B1 (en) 2009-08-06 2012-12-04 Bridge Semiconductor Corporation Semiconductor chip assembly with ceramic/metal substrate
US8679865B2 (en) 2009-08-28 2014-03-25 Samsung Electronics Co., Ltd. Resin application apparatus, optical property correction apparatus and method, and method for manufacturing LED package
KR100960099B1 (en) * 2009-09-02 2010-05-31 (주)칸델라 Lens for light emitting diode package
US20110089447A1 (en) * 2009-10-19 2011-04-21 Wu-Cheng Kuo Light-emiting device chip with micro-lenses and method for fabricating the same
TWM382505U (en) * 2010-01-15 2010-06-11 Cheng Uei Prec Ind Co Ltd Video device
CN102194985B (en) * 2010-03-04 2013-11-06 展晶科技(深圳)有限公司 Wafer level package method
US8598612B2 (en) 2010-03-30 2013-12-03 Micron Technology, Inc. Light emitting diode thermally enhanced cavity package and method of manufacture
US8248803B2 (en) 2010-03-31 2012-08-21 Hong Kong Applied Science and Technology Research Institute Company Limited Semiconductor package and method of manufacturing the same
KR101646664B1 (en) * 2010-05-18 2016-08-08 엘지이노텍 주식회사 Light emitting device, method for fabricating the light emitting device and light emitting device package
US8319336B2 (en) * 2010-07-08 2012-11-27 Taiwan Semiconductor Manufacturing Company, Ltd. Reduction of etch microloading for through silicon vias
CN102339935B (en) * 2010-07-15 2015-07-08 展晶科技(深圳)有限公司 Flip-chip-type LED (light-emitting diode) package structure
US8304797B2 (en) 2010-07-29 2012-11-06 Osram Sylvania Inc. Light emitting diode light source having a ceramic substrate
KR101156856B1 (en) * 2010-09-16 2012-06-20 호서대학교 산학협력단 A vertical type led chip package with a good heat sinking performance
US9070851B2 (en) 2010-09-24 2015-06-30 Seoul Semiconductor Co., Ltd. Wafer-level light emitting diode package and method of fabricating the same
US8803452B2 (en) * 2010-10-08 2014-08-12 Soraa, Inc. High intensity light source
CN102456803A (en) * 2010-10-20 2012-05-16 展晶科技(深圳)有限公司 Packaging structure of light emitting diode
KR101591991B1 (en) 2010-12-02 2016-02-05 삼성전자주식회사 Light emitting device package and method thereof
US9508905B2 (en) * 2010-12-22 2016-11-29 Linxens Holding Circuit for a light emitting component and method of manufacturing the same
US9053958B2 (en) 2011-01-31 2015-06-09 Cree, Inc. Light emitting diode (LED) arrays including direct die attach and related assemblies
US9831220B2 (en) 2011-01-31 2017-11-28 Cree, Inc. Light emitting diode (LED) arrays including direct die attach and related assemblies
US8643257B2 (en) * 2011-02-11 2014-02-04 Soraa, Inc. Illumination source with reduced inner core size
US10036544B1 (en) 2011-02-11 2018-07-31 Soraa, Inc. Illumination source with reduced weight
US8829774B1 (en) 2011-02-11 2014-09-09 Soraa, Inc. Illumination source with direct die placement
US8618742B2 (en) * 2011-02-11 2013-12-31 Soraa, Inc. Illumination source and manufacturing methods
TW201236227A (en) * 2011-02-21 2012-09-01 Viking Tech Corp Packaged substrate and fabrication method thereof
JP5562888B2 (en) * 2011-03-24 2014-07-30 株式会社東芝 Semiconductor light emitting device and method for manufacturing semiconductor light emitting device
JP2014515559A (en) * 2011-06-01 2014-06-30 コーニンクレッカ フィリップス エヌ ヴェ Method for attaching a light emitting device to a support substrate
US8604491B2 (en) 2011-07-21 2013-12-10 Tsmc Solid State Lighting Ltd. Wafer level photonic device die structure and method of making the same
US8816512B2 (en) * 2011-07-28 2014-08-26 Lg Innotek Co., Ltd. Light emitting device module
US9490239B2 (en) 2011-08-31 2016-11-08 Micron Technology, Inc. Solid state transducers with state detection, and associated systems and methods
US8809897B2 (en) 2011-08-31 2014-08-19 Micron Technology, Inc. Solid state transducer devices, including devices having integrated electrostatic discharge protection, and associated systems and methods
US9109760B2 (en) 2011-09-02 2015-08-18 Soraa, Inc. Accessories for LED lamps
US9488324B2 (en) 2011-09-02 2016-11-08 Soraa, Inc. Accessories for LED lamp systems
US9117941B2 (en) * 2011-09-02 2015-08-25 King Dragon International Inc. LED package and method of the same
US20150001570A1 (en) * 2011-09-02 2015-01-01 King Dragon International Inc. LED Package and Method of the Same
US8884517B1 (en) 2011-10-17 2014-11-11 Soraa, Inc. Illumination sources with thermally-isolated electronics
US20130095581A1 (en) * 2011-10-18 2013-04-18 Taiwan Semiconductor Manufacturing Company, Ltd. Thick window layer led manufacture
US8900974B2 (en) 2011-11-18 2014-12-02 Invensas Corporation High yield substrate assembly
US8912024B2 (en) * 2011-11-18 2014-12-16 Invensas Corporation Front facing piggyback wafer assembly
CN104221125A (en) * 2012-01-20 2014-12-17 克里公司 Light emitting diode (LED) arrays including direct die attach and related assemblies
KR20130102746A (en) * 2012-03-08 2013-09-23 삼성전자주식회사 Method for manufacturing light emitting device
US8985794B1 (en) 2012-04-17 2015-03-24 Soraa, Inc. Providing remote blue phosphors in an LED lamp
US9995439B1 (en) 2012-05-14 2018-06-12 Soraa, Inc. Glare reduced compact lens for high intensity light source
US9310052B1 (en) 2012-09-28 2016-04-12 Soraa, Inc. Compact lens for high intensity light source
US9360190B1 (en) 2012-05-14 2016-06-07 Soraa, Inc. Compact lens for high intensity light source
US10436422B1 (en) 2012-05-14 2019-10-08 Soraa, Inc. Multi-function active accessories for LED lamps
CN102915978B (en) * 2012-11-08 2016-02-03 南通富士通微电子股份有限公司 Semiconductor package
US9293338B2 (en) 2012-11-08 2016-03-22 Nantong Fujitsu Microelectronics Co., Ltd. Semiconductor packaging structure and method
US9215764B1 (en) 2012-11-09 2015-12-15 Soraa, Inc. High-temperature ultra-low ripple multi-stage LED driver and LED control circuits
CN103943750A (en) * 2013-01-19 2014-07-23 展晶科技(深圳)有限公司 Light emitting diode module and manufacturing method thereof
KR101881446B1 (en) 2013-01-25 2018-07-24 삼성전자주식회사 Method for manufacturing the light emitting device package
US9267661B1 (en) 2013-03-01 2016-02-23 Soraa, Inc. Apportioning optical projection paths in an LED lamp
US9435525B1 (en) 2013-03-08 2016-09-06 Soraa, Inc. Multi-part heat exchanger for LED lamps
DE102013103079A1 (en) * 2013-03-26 2014-10-02 Osram Opto Semiconductors Gmbh Optoelectronic semiconductor chip and method for producing an optoelectronic semiconductor chip
JP6082653B2 (en) * 2013-05-16 2017-02-15 スタンレー電気株式会社 Semiconductor light emitting device
KR20140143701A (en) * 2013-06-07 2014-12-17 서울반도체 주식회사 Light emitting device and method of fabricating the same
DE102013107531A1 (en) * 2013-07-16 2015-01-22 Osram Opto Semiconductors Gmbh Optoelectronic semiconductor chip
US9375130B2 (en) 2013-09-30 2016-06-28 General Electric Company Spray control assembly for a dishwashing appliance with directional control for spray arms
CN104979461A (en) * 2014-04-08 2015-10-14 林锦源 Light emitting structure
KR102145208B1 (en) * 2014-06-10 2020-08-19 삼성전자주식회사 Manufacturing method of light emitting device package
US9601670B2 (en) 2014-07-11 2017-03-21 Cree, Inc. Method to form primary optic with variable shapes and/or geometries without a substrate
US10622522B2 (en) 2014-09-05 2020-04-14 Theodore Lowes LED packages with chips having insulated surfaces
CN104319346A (en) * 2014-10-15 2015-01-28 厦门英诺尔电子科技股份有限公司 LED chip of high-thermal conductivity structure and preparation method of LED chip
US10453825B2 (en) * 2014-11-11 2019-10-22 Cree, Inc. Light emitting diode (LED) components and methods
CN106159073B (en) * 2015-04-23 2020-06-16 晶元光电股份有限公司 Light emitting element and method for manufacturing the same
JP6582754B2 (en) 2015-08-31 2019-10-02 日亜化学工業株式会社 Composite substrate, light emitting device, and method of manufacturing light emitting device
KR20180111786A (en) * 2015-12-02 2018-10-11 루미리즈 홀딩 비.브이. LED metal pad configuration for optimized thermal resistance, solder reliability, and SMT process yields
TWI744221B (en) * 2015-12-04 2021-11-01 晶元光電股份有限公司 Light-emitting device
CN106848046B (en) * 2015-12-04 2020-10-20 晶元光电股份有限公司 Light emitting device
CN205944139U (en) 2016-03-30 2017-02-08 首尔伟傲世有限公司 Ultraviolet ray light -emitting diode spare and contain this emitting diode module
RU169951U1 (en) * 2016-11-11 2017-04-07 Общество с ограниченной ответственностью "ЛЕД-Инновации" LED Chip
CN110036493A (en) * 2016-11-22 2019-07-19 国立研究开发法人情报通信研究机构 The luminescence component for having the semiconductor light-emitting elements of radiation deep ultraviolet light
JP7161100B2 (en) * 2018-09-25 2022-10-26 日亜化学工業株式会社 Light-emitting device and manufacturing method thereof
CN111106015B (en) * 2018-10-25 2021-07-09 江苏罗化新材料有限公司 Side wall electrode enlarging manufacturing process convenient for CSP welding
US11756980B2 (en) 2019-05-14 2023-09-12 Seoul Viosys Co., Ltd. LED chip package and manufacturing method of the same
CN113130730A (en) * 2020-01-16 2021-07-16 深圳市聚飞光电股份有限公司 Light emitting device packaging method and light emitting device
US11592166B2 (en) 2020-05-12 2023-02-28 Feit Electric Company, Inc. Light emitting device having improved illumination and manufacturing flexibility
US11876042B2 (en) 2020-08-03 2024-01-16 Feit Electric Company, Inc. Omnidirectional flexible light emitting device
CN114631052B (en) * 2020-09-25 2023-10-20 京东方科技集团股份有限公司 Flexible circuit board, lamp strip, backlight module and liquid crystal display device
TWI821986B (en) * 2021-08-30 2023-11-11 友達光電股份有限公司 Display assembly, display device including the same and manufacturing method of display device
CN114512592A (en) * 2022-02-17 2022-05-17 厦门乾照光电股份有限公司 Flip LED chip and preparation method thereof, LED packaging body and display device

Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4007061A (en) * 1974-06-05 1977-02-08 Couturier G Le Thermoelectric heat pump
US5071787A (en) * 1989-03-14 1991-12-10 Kabushiki Kaisha Toshiba Semiconductor device utilizing a face-down bonding and a method for manufacturing the same
US5113315A (en) * 1990-08-07 1992-05-12 Cirqon Technologies Corporation Heat-conductive metal ceramic composite material panel system for improved heat dissipation
US5719440A (en) * 1995-12-19 1998-02-17 Micron Technology, Inc. Flip chip adaptor package for bare die
US5886401A (en) * 1997-09-02 1999-03-23 General Electric Company Structure and fabrication method for interconnecting light emitting diodes with metallization extending through vias in a polymer film overlying the light emitting diodes
US5942770A (en) * 1997-04-14 1999-08-24 Rohm, Co., Ltd. Light-emitting diode chip component and a light-emitting device
US6187611B1 (en) * 1998-10-23 2001-02-13 Microsemi Microwave Products, Inc. Monolithic surface mount semiconductor device and method for fabricating same
US6236112B1 (en) * 1998-11-05 2001-05-22 Shinko Electric Industries Co., Ltd. Semiconductor device, connecting substrate therefor, and process of manufacturing connecting substrate
US6288560B1 (en) * 1999-07-30 2001-09-11 Credence Systems Corporation Self-soldering integrated circuit probe assembly
US6345903B1 (en) * 2000-09-01 2002-02-12 Citizen Electronics Co., Ltd. Surface-mount type emitting diode and method of manufacturing same
US20020063301A1 (en) * 2000-09-21 2002-05-30 Tetsuya Hanamoto Semiconductor light-emitting device and light-emitting display device therewith
US20020070449A1 (en) * 2000-12-12 2002-06-13 Lumileds Lighting, U.S., Lls Light-emitting device and production thereof
US6407438B1 (en) * 1998-01-30 2002-06-18 Northern Telecom Limited Semiconductor opto-electronic device packaging
US20020139990A1 (en) * 2001-03-28 2002-10-03 Yoshinobu Suehiro Light emitting diode and manufacturing method thereof
US20030042507A1 (en) * 2001-07-23 2003-03-06 Slater David B. Bonding of light emitting diodes having shaped substrates and collets for bonding of light emitting diodes having shaped substrates
US20030045015A1 (en) * 2001-07-23 2003-03-06 Slater David B. Flip-chip bonding of light emitting devices and light emitting devices suitable for flip-chip bonding
US6531328B1 (en) * 2001-10-11 2003-03-11 Solidlite Corporation Packaging of light-emitting diode
US6614103B1 (en) * 2000-09-01 2003-09-02 General Electric Company Plastic packaging of LED arrays
US6614172B2 (en) * 2000-02-02 2003-09-02 Industrial Technology Research Institute High efficiency white light emitting diode

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63107186A (en) * 1986-10-24 1988-05-12 株式会社日立製作所 Wafer type ceramic substrate
JP2528402Y2 (en) * 1990-09-21 1997-03-12 アンリツ株式会社 Heat exchange structure of optical module
JP3267045B2 (en) * 1994-03-24 2002-03-18 日亜化学工業株式会社 LED element
JPH0851171A (en) * 1994-05-31 1996-02-20 Sumitomo Kinzoku Ceramics:Kk Semiconductor ceramic package
JP3269397B2 (en) * 1995-09-19 2002-03-25 株式会社デンソー Printed wiring board
JP3690147B2 (en) * 1998-11-27 2005-08-31 松下電器産業株式会社 Mounting method of semiconductor light emitting device
JP3685633B2 (en) * 1999-01-22 2005-08-24 三洋電機株式会社 Chip-type light emitting device and manufacturing method thereof
US6486499B1 (en) 1999-12-22 2002-11-26 Lumileds Lighting U.S., Llc III-nitride light-emitting device with increased light generating capability
JP4330742B2 (en) * 1999-12-24 2009-09-16 シチズン電子株式会社 Structure and drive circuit of surface mount infrared communication module
JP2002289923A (en) * 2001-03-28 2002-10-04 Toyoda Gosei Co Ltd Light-emitting diode and its manufacturing method
JP2002314147A (en) * 2001-04-12 2002-10-25 Rohm Co Ltd Method of manufacturing semiconductor light emitting device
EP1398839B1 (en) * 2001-04-23 2012-03-28 Panasonic Corporation Light emitting device comprising light emitting diode chip
US6787435B2 (en) * 2001-07-05 2004-09-07 Gelcore Llc GaN LED with solderable backside metal
JP2003037298A (en) * 2001-07-25 2003-02-07 Stanley Electric Co Ltd Surface-mounted led lamp

Patent Citations (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4007061A (en) * 1974-06-05 1977-02-08 Couturier G Le Thermoelectric heat pump
US5071787A (en) * 1989-03-14 1991-12-10 Kabushiki Kaisha Toshiba Semiconductor device utilizing a face-down bonding and a method for manufacturing the same
US5113315A (en) * 1990-08-07 1992-05-12 Cirqon Technologies Corporation Heat-conductive metal ceramic composite material panel system for improved heat dissipation
US5719440A (en) * 1995-12-19 1998-02-17 Micron Technology, Inc. Flip chip adaptor package for bare die
US6201304B1 (en) * 1995-12-19 2001-03-13 Micron Technology, Inc. Flip chip adaptor package for bare die
US6265766B1 (en) * 1995-12-19 2001-07-24 Micron Technology, Inc. Flip chip adaptor package for bare die
US5942770A (en) * 1997-04-14 1999-08-24 Rohm, Co., Ltd. Light-emitting diode chip component and a light-emitting device
US5886401A (en) * 1997-09-02 1999-03-23 General Electric Company Structure and fabrication method for interconnecting light emitting diodes with metallization extending through vias in a polymer film overlying the light emitting diodes
US6407438B1 (en) * 1998-01-30 2002-06-18 Northern Telecom Limited Semiconductor opto-electronic device packaging
US6187611B1 (en) * 1998-10-23 2001-02-13 Microsemi Microwave Products, Inc. Monolithic surface mount semiconductor device and method for fabricating same
US6236112B1 (en) * 1998-11-05 2001-05-22 Shinko Electric Industries Co., Ltd. Semiconductor device, connecting substrate therefor, and process of manufacturing connecting substrate
US6288560B1 (en) * 1999-07-30 2001-09-11 Credence Systems Corporation Self-soldering integrated circuit probe assembly
US6614172B2 (en) * 2000-02-02 2003-09-02 Industrial Technology Research Institute High efficiency white light emitting diode
US6345903B1 (en) * 2000-09-01 2002-02-12 Citizen Electronics Co., Ltd. Surface-mount type emitting diode and method of manufacturing same
US6614103B1 (en) * 2000-09-01 2003-09-02 General Electric Company Plastic packaging of LED arrays
US20020063301A1 (en) * 2000-09-21 2002-05-30 Tetsuya Hanamoto Semiconductor light-emitting device and light-emitting display device therewith
US20020070449A1 (en) * 2000-12-12 2002-06-13 Lumileds Lighting, U.S., Lls Light-emitting device and production thereof
US20020139990A1 (en) * 2001-03-28 2002-10-03 Yoshinobu Suehiro Light emitting diode and manufacturing method thereof
US20030042507A1 (en) * 2001-07-23 2003-03-06 Slater David B. Bonding of light emitting diodes having shaped substrates and collets for bonding of light emitting diodes having shaped substrates
US20030045015A1 (en) * 2001-07-23 2003-03-06 Slater David B. Flip-chip bonding of light emitting devices and light emitting devices suitable for flip-chip bonding
US6531328B1 (en) * 2001-10-11 2003-03-11 Solidlite Corporation Packaging of light-emitting diode

Cited By (200)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060175625A1 (en) * 2002-05-28 2006-08-10 Ryoji Yokotani Light emitting element, lighting device and surface emission illuminating device using it
US8748920B2 (en) * 2003-04-30 2014-06-10 Cree, Inc. Light-emitting devices having an antireflective layer that has a graded index of refraction and methods of forming the same
US20060278883A1 (en) * 2003-04-30 2006-12-14 Negley Gerald H Light-emitting devices having an antireflective layer that has a graded index of refraction and methods of forming the same
US20070111351A1 (en) * 2003-07-11 2007-05-17 Tridonic Optoelectronics Gmbh Led and led light source
US8614456B2 (en) * 2003-07-11 2013-12-24 Tridonic Optoelectronics Gmbh LED and LED light source
US7456035B2 (en) * 2003-07-29 2008-11-25 Lumination Llc Flip chip light emitting diode devices having thinned or removed substrates
US20050023550A1 (en) * 2003-07-29 2005-02-03 Gelcore, Llc Flip chip light emitting diode devices having thinned or removed substrates
US8692285B2 (en) * 2003-08-28 2014-04-08 Panasonic Corporation Semiconductor light emitting device, light emitting module, lighting apparatus and display element
US20060284195A1 (en) * 2003-08-28 2006-12-21 Hideo Nagai Semiconductor light emitting device, light emitting module, lighting apparatus, display element and manufacturing method of semiconductor light emitting device
US20130119422A1 (en) * 2003-08-28 2013-05-16 Panasonic Corporation Semiconductor light emitting device, light emitting module, lighting apparatus and display element
US8207548B2 (en) 2003-08-28 2012-06-26 Panasonic Corporation Semiconductor light emitting device, light emitting module, lighting apparatus, display element and manufacturing method of semiconductor light emitting device
US7675075B2 (en) * 2003-08-28 2010-03-09 Panasonic Corporation Semiconductor light emitting device, light emitting module, lighting apparatus, display element and manufacturing method of semiconductor light emitting device
US8324632B2 (en) 2003-08-28 2012-12-04 Panasonic Corporation Semiconductor light emitting device, light emitting module, lighting apparatus, display element and manufacturing method of semiconductor light emitting device
US8610145B2 (en) * 2003-09-30 2013-12-17 Kabushiki Kaisha Toshiba Light emitting device
US20070200128A1 (en) * 2003-09-30 2007-08-30 Kabushiki Kaishi Toshiba Light Emitting Device
US7842547B2 (en) 2003-12-24 2010-11-30 Lumination Llc Laser lift-off of sapphire from a nitride flip-chip
US20080113460A1 (en) * 2003-12-24 2008-05-15 Shelton Bryan S Laser Lift-Off of Sapphire From a Nitride Flip-Chip
US20060216865A1 (en) * 2004-03-18 2006-09-28 Phoseon Technology, Inc. Direct cooling of leds
US7285445B2 (en) 2004-03-18 2007-10-23 Phoseon Technology, Inc. Direct cooling of LEDs
US20050274959A1 (en) * 2004-06-10 2005-12-15 Geun-Ho Kim High power LED package
US7420221B2 (en) * 2004-09-17 2008-09-02 Matsushita Electric Industrial Co., Ltd. Semiconductor light-emitting device, lighting module, lighting device and method for manufacturing semiconductor light-emitting device
US20070176193A1 (en) * 2004-09-17 2007-08-02 Matsushita Electric Industrial Co., Ltd. Semiconductor light-emitting device, lighting module, lighting device and method for manufacturing semiconductor light-emitting device
EP1806789A4 (en) * 2004-10-04 2009-09-02 Toshiba Kk Light emitting device, lighting equipment or liquid crystal display device using such light emitting device
US7812360B2 (en) * 2004-10-04 2010-10-12 Kabushiki Kaisha Toshiba Light emitting device, lighting equipment or liquid crystal display device using such light emitting device
US20070247855A1 (en) * 2004-10-04 2007-10-25 Kabushiki Kaisha Toshiba Light Emitting Device,Lighting Equipment or Liquid Crystal Display Device Using Such Light Emitting Device
EP1806789A2 (en) * 2004-10-04 2007-07-11 Kabushiki Kaisha Toshiba Light emitting device, lighting equipment or liquid crystal display device using such light emitting device
US7868345B2 (en) 2004-10-27 2011-01-11 Kyocera Corporation Light emitting device mounting substrate, light emitting device housing package, light emitting apparatus, and illuminating apparatus
EP1816685A4 (en) * 2004-10-27 2010-01-13 Kyocera Corp Light emitting element mounting board, light emitting element storing package, light emitting device and lighting equipment
EP1816685A1 (en) * 2004-10-27 2007-08-08 Kyocera Corporation Light emitting element mounting board, light emitting element storing package, light emitting device and lighting equipment
US20090200570A1 (en) * 2004-10-27 2009-08-13 Kyocera Corporation Light Emitting Device Mounting Substrate, Light Emitting Device Housing Package, Light Emitting Apparatus, and Illuminating Apparatus
US8846423B2 (en) 2004-11-12 2014-09-30 Philips Lumileds Lighting Company Llc Bonding an optical element to a light emitting device
US20120043564A1 (en) * 2004-11-12 2012-02-23 Philips Lumileds Lighting Company, Llc Common optical element for an array of phosphor converted light emitting devices
US8748912B2 (en) * 2004-11-12 2014-06-10 Philips Lumileds Lighting Company Llc Common optical element for an array of phosphor converted light emitting devices
US7501657B2 (en) * 2004-11-30 2009-03-10 Panasonic Corporation Semiconductor light emitting device, lighting module, illumination apparatus, surface mount LED, and bullet LED
US20080093614A1 (en) * 2004-11-30 2008-04-24 Hideo Nagai Semiconductor Light Emitting Device, Lighting Module, Illumination Apparatus, Surface Mount Led, And Bullet Led
US9793247B2 (en) * 2005-01-10 2017-10-17 Cree, Inc. Solid state lighting component
US20090050908A1 (en) * 2005-01-10 2009-02-26 Cree, Inc. Solid state lighting component
US7646033B2 (en) * 2005-01-11 2010-01-12 Semileds Corporation Systems and methods for producing white-light light emitting diodes
US8680534B2 (en) 2005-01-11 2014-03-25 Semileds Corporation Vertical light emitting diodes (LED) having metal substrate and spin coated phosphor layer for producing white light
US20070228404A1 (en) * 2005-01-11 2007-10-04 Tran Chuong A Systems and methods for producing white-light light emitting diodes
US7192797B2 (en) 2005-02-03 2007-03-20 Epistar Corporation Light emitting device and manufacture method thereof
US10978615B2 (en) 2005-02-03 2021-04-13 Epistar Corporation Plurality of light emitting devices having opaque insulating layer between them
US9018655B2 (en) 2005-02-03 2015-04-28 Epistar Corporation Light emitting apparatus and manufacture method thereof
US20060169994A1 (en) * 2005-02-03 2006-08-03 United Epitaxy Company, Ltd. Light emitting device and manufacture method thereof
US8816386B2 (en) * 2005-02-03 2014-08-26 Epistar Corporation Light emitting device and manufacture method thereof
CN100442554C (en) * 2005-02-08 2008-12-10 晶元光电股份有限公司 LED and production thereof
US20070126016A1 (en) * 2005-05-12 2007-06-07 Epistar Corporation Light emitting device and manufacture method thereof
US8049330B2 (en) * 2005-06-14 2011-11-01 Industrial Technology Research Institute Wafer-level chip scale packaging for LED comprising carrier substrate with thermally conductive through holes and fill channels
US20060278885A1 (en) * 2005-06-14 2006-12-14 Industrial Technology Research Institute LED wafer-level chip scale packaging
EP1911389A4 (en) * 2005-08-05 2009-12-16 Olympus Medical Systems Corp Light emitting unit
WO2007018098A1 (en) 2005-08-05 2007-02-15 Olympus Medical Systems Corp. Light emitting unit
US20080128740A1 (en) * 2005-08-05 2008-06-05 Shinji Yamashita Light emitting unit
US7968901B2 (en) 2005-08-05 2011-06-28 Olympus Medical Systems Corp. Light emitting unit
EP1911389A1 (en) * 2005-08-05 2008-04-16 Olympus Medical Systems Corp. Light emitting unit
US7989835B2 (en) * 2005-10-19 2011-08-02 Lg Innotek Co., Ltd. Light emitting diode package including metal lines having gap therebetween
US10249805B2 (en) 2005-10-19 2019-04-02 Lg Innotek Co., Ltd. Light emitting diode package having frame with bottom surface having two surfaces different in height
US10693050B2 (en) 2005-10-19 2020-06-23 Lg Innotek Co., Ltd. Light emitting diode package having frame with bottom surface having two surfaces different in height
US8431947B2 (en) 2005-10-19 2013-04-30 Lg Innotek Co., Ltd. Light emitting diode package having frame with bottom surface having two surfaces different in height
US20100109039A1 (en) * 2005-10-19 2010-05-06 Wan Ho Kim Light emitting diode package
US8772813B2 (en) 2005-10-19 2014-07-08 Lg Innotek Co., Ltd. Light emitting diode package having frame with bottom surface having two surfaces different in height
US9818922B2 (en) 2005-10-19 2017-11-14 Lg Innotek Co., Ltd. Light emitting diode package having frame with bottom surface having two surfaces different in height
US20090315060A1 (en) * 2005-10-19 2009-12-24 Wan Ho Kim Light emitting diode package
US7960750B2 (en) 2005-10-19 2011-06-14 Lg Innotek Co., Ltd. Light emitting diode package
US9269879B2 (en) 2005-10-19 2016-02-23 Lg Innotek Co., Ltd. Light emitting diode package having frame with bottom surface having two surfaces different in height
US20100244080A1 (en) * 2005-10-19 2010-09-30 Wan Ho Kim Light emitting diode package
US20100109027A1 (en) * 2005-10-19 2010-05-06 Wan Ho Kim Light emitting diode package
US8115225B2 (en) 2005-10-19 2012-02-14 Lg Innotek Co., Ltd. Light emitting diode package
US7999278B2 (en) 2005-10-19 2011-08-16 Lg Innotek Co., Ltd. Light emitting diode package
US7718449B2 (en) * 2005-10-28 2010-05-18 Lumination Llc Wafer level package for very small footprint and low profile white LED devices
US20070202623A1 (en) * 2005-10-28 2007-08-30 Gelcore Llc Wafer level package for very small footprint and low profile white LED devices
US20100308301A1 (en) * 2005-12-22 2010-12-09 Hitachi Cable, Ltd. Semiconductor light-emitting device
EP3007241A1 (en) * 2006-02-16 2016-04-13 Shinko Electric Industries Co., Ltd. Light-emitting device and method for manufacturing the same
EP1848044A2 (en) * 2006-04-19 2007-10-24 Shinko Electric Industries Co., Ltd. Semiconductor device and seconductor device fabrication method
EP1848044A3 (en) * 2006-04-19 2012-12-19 Shinko Electric Industries Co., Ltd. Semiconductor device and seconductor device fabrication method
EP1876653A3 (en) * 2006-07-07 2013-05-01 LG Electronics Inc. Sub-mount for mounting light emitting device and light emitting device package
EP2924743A1 (en) * 2006-07-07 2015-09-30 LG Electronics Inc. Light emitting device package
US20080121902A1 (en) * 2006-09-07 2008-05-29 Gelcore Llc Small footprint high power light emitting package with plurality of light emitting diode chips
US7808013B2 (en) * 2006-10-31 2010-10-05 Cree, Inc. Integrated heat spreaders for light emitting devices (LEDs) and related assemblies
US20080099770A1 (en) * 2006-10-31 2008-05-01 Medendorp Nicholas W Integrated heat spreaders for light emitting devices (LEDs) and related assemblies
US10295147B2 (en) 2006-11-09 2019-05-21 Cree, Inc. LED array and method for fabricating same
US20080218759A1 (en) * 2007-03-08 2008-09-11 Sensors For Medicine And Science, Inc. Light emitting diode for harsh environments
AU2008226977B2 (en) * 2007-03-08 2013-08-01 Senseonics, Incorporated Light emitting diode for harsh environments
US7939832B2 (en) * 2007-03-08 2011-05-10 Sensors For Medicine And Science, Inc. Light emitting diode for harsh environments
US8415184B2 (en) 2007-03-08 2013-04-09 Sensors For Medicine And Science, Inc. Light emitting diode for harsh environments
US8648356B2 (en) 2007-03-08 2014-02-11 Senseonics, Incorporated Light emitting diode for harsh environments
US20080258695A1 (en) * 2007-04-19 2008-10-23 Luminus Devices, Inc. Switching device integrated with light emitting device
US8110835B2 (en) * 2007-04-19 2012-02-07 Luminus Devices, Inc. Switching device integrated with light emitting device
US20080258309A1 (en) * 2007-04-23 2008-10-23 Wen-Chih Chiou Three-dimensional semiconductor device
US9130024B2 (en) 2007-04-23 2015-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. Three-dimensional semiconductor device
US9698080B2 (en) 2007-04-23 2017-07-04 Taiwan Semiconductor Manufacturing Company, Ltd. Conductor structure for three-dimensional semiconductor device
US8134235B2 (en) 2007-04-23 2012-03-13 Taiwan Semiconductor Manufacturing Co., Ltd. Three-dimensional semiconductor device
US20110065411A1 (en) * 2007-06-29 2011-03-17 Rafi Aslamali A Method And Apparatus For Controlling A Harmonic Rejection Mixer
US11791442B2 (en) 2007-10-31 2023-10-17 Creeled, Inc. Light emitting diode package and method for fabricating same
US20090284161A1 (en) * 2007-12-20 2009-11-19 Luminus Devices, Inc. Light-emitting devices
US8362703B2 (en) 2007-12-20 2013-01-29 Luminus Devices, Inc. Light-emitting devices
US8053900B2 (en) * 2008-10-21 2011-11-08 Taiwan Semiconductor Manufacturing Company, Ltd. Through-substrate vias (TSVs) electrically connected to a bond pad design with reduced dishing effect
US20100096760A1 (en) * 2008-10-21 2010-04-22 Chen-Hua Yu Bond Pad Design with Reduced Dishing Effect
US9484329B2 (en) 2008-10-24 2016-11-01 Cree, Inc. Light emitter array layout for color mixing
US9425172B2 (en) 2008-10-24 2016-08-23 Cree, Inc. Light emitter array
CN102210021A (en) * 2008-11-13 2011-10-05 奥斯兰姆奥普托半导体有限责任公司 Surface-mountable apparatus
US8642902B2 (en) 2008-11-13 2014-02-04 Osram Opto Semiconductors Gmbh Surface mountable device
WO2010054613A1 (en) * 2008-11-13 2010-05-20 Osram Opto Semiconductors Gmbh Surface-mountable apparatus
KR101625253B1 (en) * 2008-11-13 2016-05-27 오스람 옵토 세미컨덕터스 게엠베하 Surface-mountable apparatus
US9478722B2 (en) 2008-12-12 2016-10-25 Kabushiki Kaisha Toshiba Light emitting device and method for manufacturing same
US9184357B2 (en) * 2008-12-12 2015-11-10 Kabushiki Kaisha Toshiba Light emitting device and method for manufacturing same
US20120097972A1 (en) * 2008-12-12 2012-04-26 Kabushiki Kaisha Toshiba Light emitting device and method for manufacturing same
US9312463B2 (en) 2008-12-31 2016-04-12 Epistar Corporation Light-emitting device
US20130270599A1 (en) * 2008-12-31 2013-10-17 Epistar Corporation Light-emitting device
US9520545B2 (en) 2008-12-31 2016-12-13 Epistar Corporation Light-emitting device
US9029896B2 (en) * 2008-12-31 2015-05-12 Epistar Corporation Light-emitting device
US20100207154A1 (en) * 2009-02-18 2010-08-19 Song Yong Seon Light emitting device package and lighting system including the same
US8384117B2 (en) * 2009-02-18 2013-02-26 Lg Innotek Co., Ltd. Light emitting device package and lighting system including the same
US20100224902A1 (en) * 2009-03-04 2010-09-09 Koninklijke Philips Electronics N.V. Compliant bonding structures for semiconductor devices
US7875984B2 (en) * 2009-03-04 2011-01-25 Koninklijke Philips Electronics N.V. Complaint bonding structures for semiconductor devices
US20110114987A1 (en) * 2009-03-04 2011-05-19 Koninklijke Philips Electronics N.V. Compliant bonding structures for semiconductor devices
US8053905B2 (en) 2009-03-04 2011-11-08 Koninklijke Philips Electronics N.V. Compliant bonding structures for semiconductor devices
US20120061695A1 (en) * 2009-03-24 2012-03-15 Kang Kim Light-emitting diode package
US8314443B2 (en) * 2009-06-18 2012-11-20 Koninklijke Philips Electronics N.V. Semiconductor light emitting device with a contact formed on a textured surface
EP2325906A1 (en) * 2009-11-19 2011-05-25 Kabushiki Kaisha Toshiba Semiconductor light-emitting device and method for manufacturing same
US8288843B2 (en) 2009-11-19 2012-10-16 Kabushiki Kaisha Toshiba Semiconductor light-emitting device and method for manufacturing same
US8987020B2 (en) 2009-11-19 2015-03-24 Kabushiki Kaisha Toshiba Semiconductor light-emitting device and method for manufacturing same
US20110114978A1 (en) * 2009-11-19 2011-05-19 Kabushiki Kaisha Toshiba Semiconductor light-emitting device and method for manufacturing same
US9200792B2 (en) 2009-11-24 2015-12-01 Streamlight, Inc. Portable light having a heat dissipater with an integral cooling device
US20110193112A1 (en) * 2010-02-08 2011-08-11 Kabushiki Kaisha Toshiba Led module
US8319320B2 (en) * 2010-02-08 2012-11-27 Kabushiki Kaisha Toshiba LED module
US9362474B2 (en) 2010-02-11 2016-06-07 Epistar Corporation Vertical LED chip package on TSV carrier
US20110193056A1 (en) * 2010-02-11 2011-08-11 Taiwan Semiconductor Manufacturing Company, Ltd. Vertical LED Chip Package on TSV Carrier
US8900893B2 (en) 2010-02-11 2014-12-02 Tsmc Solid State Lighting Ltd. Vertical LED chip package on TSV carrier
CN102163677A (en) * 2010-02-16 2011-08-24 台湾积体电路制造股份有限公司 Package system
US8399269B2 (en) * 2010-03-02 2013-03-19 Taiwan Semiconductor Manufacturing Company, Ltd. LED flip-chip package structure with dummy bumps
US20120225509A1 (en) * 2010-03-02 2012-09-06 Tsmc Solid State Lighting Ltd. LED Flip-Chip Package Structure with Dummy Bumps
US20110215361A1 (en) * 2010-03-02 2011-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. Thermally-Enhanced Hybrid LED Package Components
US20110215354A1 (en) * 2010-03-02 2011-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. Double Flip-Chip LED Package Components
CN102194971A (en) * 2010-03-02 2011-09-21 台湾积体电路制造股份有限公司 Light-emitting device (LED) package structure and method for manufacturing the same
US20110215360A1 (en) * 2010-03-02 2011-09-08 Taiwan Semiconductor Manufacturing Company, Ltd. LED Flip-Chip Package Structure with Dummy Bumps
US8183579B2 (en) 2010-03-02 2012-05-22 Taiwan Semiconductor Manufacturing Company, Ltd. LED flip-chip package structure with dummy bumps
US8183580B2 (en) 2010-03-02 2012-05-22 Taiwan Semiconductor Manufacturing Company, Ltd. Thermally-enhanced hybrid LED package components
US8183578B2 (en) 2010-03-02 2012-05-22 Taiwan Semiconductor Manufacturing Company, Ltd. Double flip-chip LED package components
WO2012000725A1 (en) * 2010-06-28 2012-01-05 Osram Opto Semiconductors Gmbh Optoelectronic component and method for producing same
US9263655B2 (en) 2010-06-28 2016-02-16 Osram Opto Semiconductors Gmbh Optoelectronic component and method for the production thereof
DE102010025320A1 (en) * 2010-06-28 2011-12-29 Osram Opto Semiconductors Gmbh Optoelectronic component and method for its production
DE102010025320B4 (en) 2010-06-28 2021-11-11 OSRAM Opto Semiconductors Gesellschaft mit beschränkter Haftung Optoelectronic component and method for its production
US20120007117A1 (en) * 2010-07-08 2012-01-12 Andrews Peter S Submount for Electronic Die Attach with Controlled Voids and Methods of Attaching an Electronic Die to a Submount Including Engineered Voids
US9698329B2 (en) 2010-07-15 2017-07-04 Quora Technology, Inc. Solid-state light emitters having substrates with thermal and electrical conductivity enhancements and method of manufacture
US9293678B2 (en) 2010-07-15 2016-03-22 Micron Technology, Inc. Solid-state light emitters having substrates with thermal and electrical conductivity enhancements and method of manufacture
US8506105B2 (en) 2010-08-25 2013-08-13 Generla Electric Company Thermal management systems for solid state lighting and other electronic systems
US8674488B2 (en) 2010-11-02 2014-03-18 Carsem (M) Sdn. Bhd. Light emitting diode (LED) packages
US8314479B2 (en) 2010-11-02 2012-11-20 Carsem (M) Sdn. Bhd. Leadframe package with recessed cavity for LED
US8394675B2 (en) 2010-11-02 2013-03-12 Carsem (M) Sdn. Bhd. Manufacturing light emitting diode (LED) packages
US8659160B2 (en) 2010-12-31 2014-02-25 Industrial Technology Research Institute Die structure, manufacturing method and substrate thereof
US9786811B2 (en) 2011-02-04 2017-10-10 Cree, Inc. Tilted emission LED array
WO2012107967A1 (en) * 2011-02-09 2012-08-16 Kabushiki Kaisha Toshiba Semiconductor light emitting device
US9263640B2 (en) 2011-02-09 2016-02-16 Kabushiki Kaisha Toshiba Semiconductor light emitting device
US8860075B2 (en) 2011-02-09 2014-10-14 Kabushiki Kaisha Toshiba Semiconductor light emitting device
EP2673813B1 (en) * 2011-02-09 2016-05-04 Kabushiki Kaisha Toshiba Semiconductor light emitting device
US10842016B2 (en) 2011-07-06 2020-11-17 Cree, Inc. Compact optically efficient solid state light source with integrated thermal management
CN103050585A (en) * 2011-10-17 2013-04-17 财团法人工业技术研究院 Light-emitting chip packaging method and structure thereof
US8535988B2 (en) 2011-11-01 2013-09-17 Carsem (M) Sdn. Bhd. Large panel leadframe
US20130187179A1 (en) * 2012-01-23 2013-07-25 Sharp Kabushiki Kaisha Light emitting diode with improved directionality
CN103258932A (en) * 2012-02-16 2013-08-21 矽品精密工业股份有限公司 Semiconductor package and fabrication method thereof
US10424702B2 (en) * 2012-06-11 2019-09-24 Cree, Inc. Compact LED package with reflectivity layer
US20140291715A1 (en) * 2012-06-11 2014-10-02 Cree, Inc. Compact led package with reflectivity layer
DE102012217609A1 (en) * 2012-09-27 2014-03-27 Osram Opto Semiconductors Gmbh Optoelectronic semiconductor device i.e. LED, has support substrate embedded in mold body, and optoelectronic semiconductor chip arranged above top side of substrate, where top side of substrate flushingly terminates with mold body top side
US20140103363A1 (en) * 2012-10-17 2014-04-17 Cree, Inc. Using stress reduction barrier sub-layers in a semiconductor die
US9269662B2 (en) * 2012-10-17 2016-02-23 Cree, Inc. Using stress reduction barrier sub-layers in a semiconductor die
US10211175B2 (en) 2012-11-30 2019-02-19 International Business Machines Corporation Stress-resilient chip structure and dicing process
US20150001714A1 (en) * 2012-11-30 2015-01-01 International Business Machines Corporation Stress-resilient chip structure and dicing process
US20140167093A1 (en) * 2012-12-13 2014-06-19 Hon Hai Precision Industry Co., Ltd. Light emitting diode having a plurality of heat conductive columns
US20140175498A1 (en) * 2012-12-21 2014-06-26 Hon Hai Precision Industry Co., Ltd. Led chip unit with current baffle
US20140226345A1 (en) * 2013-02-14 2014-08-14 Samsung Electronics Co., Ltd. Light-emitting device packages
US9570424B2 (en) * 2013-08-28 2017-02-14 Seoul Semiconductor Co., Ltd. Light source module and manufacturing method thereof, and backlight unit
US20150060905A1 (en) * 2013-08-28 2015-03-05 Seoul Semiconductor Co., Ltd. Light source module and manufacturing method thereof, and backlight unit
WO2015036231A1 (en) * 2013-09-13 2015-03-19 Osram Opto Semiconductors Gmbh Optoelectronic semiconductor component and method for fabricating an optoelectronic semiconductor component
US9356259B2 (en) * 2014-01-17 2016-05-31 Samsung Display Co., Ltd. Organic light-emitting display apparatus and method of manufacturing the same
US11583695B2 (en) 2014-02-03 2023-02-21 Zerigo Health, Inc. Systems and methods for phototherapy
US9257622B2 (en) * 2014-04-14 2016-02-09 Jin-Ywan Lin Light-emitting structure
US20150319842A1 (en) * 2014-04-30 2015-11-05 Ibiden Co., Ltd. Circuit board and method for manufacturing the same
KR20150136814A (en) * 2014-05-28 2015-12-08 엘지이노텍 주식회사 Light emitting device and light unit having the same
KR102199991B1 (en) 2014-05-28 2021-01-11 엘지이노텍 주식회사 Light emitting device and light unit having the same
EP2950359A1 (en) * 2014-05-28 2015-12-02 LG Innotek Co., Ltd. For wafer bonding optimized contact structure of a light emitting device
US9472742B2 (en) 2014-05-28 2016-10-18 Lg Innotek Co., Ltd. Light emitting device and light unit having the same
DE102014108368A1 (en) * 2014-06-13 2015-12-17 Osram Opto Semiconductors Gmbh Surface mount semiconductor device and method of making the same
US10141491B2 (en) * 2014-06-27 2018-11-27 Nichia Corporation Method of manufacturing light emitting device
US20170179360A1 (en) * 2014-06-27 2017-06-22 Nichia Corporation Light emitting device
US20160064614A1 (en) * 2014-09-02 2016-03-03 Advanced Optoelectronic Technology, Inc. Light emitting diode package and manufacturing method thereof
US10177293B2 (en) * 2014-11-05 2019-01-08 Osram Opto Semiconductors Gmbh Optoelectronic component and method of producing an optoelectronic component
US20170324012A1 (en) * 2014-11-05 2017-11-09 Osram Opto Semiconductors Gmbh Optoelectronic component and method of producing an optoelectronic component
US20180190627A1 (en) * 2015-02-17 2018-07-05 Genesis Photonics Inc. Light emitting device
US20160247982A1 (en) * 2015-02-17 2016-08-25 Genesis Photonics Inc. Light-emitting device
WO2016164228A1 (en) * 2015-04-10 2016-10-13 Skylit Corporation Phototherapy light engine
US20210187317A1 (en) * 2015-04-10 2021-06-24 Zerigo Health, Inc. Phototherapy light engine
AU2016245001B2 (en) * 2015-04-10 2020-09-03 Zerigo Health, Inc. Phototherapy light engine
US9901747B2 (en) 2015-04-10 2018-02-27 Clarify Medical Inc. Phototherapy light engine
US11786748B2 (en) * 2015-04-10 2023-10-17 Zerigo Health, Inc. Phototherapy light engine
US11638834B2 (en) 2015-07-24 2023-05-02 Zerigo Health, Inc. Systems and methods for phototherapy control
US10026864B2 (en) * 2016-02-13 2018-07-17 Black Peak LLC Package-less LED assembly and method
US11437453B2 (en) * 2016-07-06 2022-09-06 Seoul Semiconductor Co., Ltd. Display apparatus
EP3553828A4 (en) * 2016-12-07 2020-09-02 Tsinghua University Photoelectric device package structure based on metallic bonding and manufacturing method thereof
US11462522B2 (en) 2018-11-15 2022-10-04 Samsung Electronics Co., Ltd. Display module and display device including inorganic light emitting element and light blocking member on connecting member
US11189766B2 (en) * 2019-01-16 2021-11-30 Creeled, Inc. Light emitting diode packages

Also Published As

Publication number Publication date
KR20060020605A (en) 2006-03-06
EP1609190A2 (en) 2005-12-28
WO2004088760A2 (en) 2004-10-14
JP5208414B2 (en) 2013-06-12
JP2006521699A (en) 2006-09-21
WO2004088760A3 (en) 2005-09-09
CN1768434A (en) 2006-05-03
US20040203189A1 (en) 2004-10-14
US6964877B2 (en) 2005-11-15

Similar Documents

Publication Publication Date Title
US6964877B2 (en) LED power package
EP2197051B1 (en) Light emitting device and method for manufacturing same
JP5248737B2 (en) Integrated reflective cup for light emitting device mount
EP1774598B1 (en) Chip-scale methods for packaging light emitting devices and chip-scale packaged light emitting devices
US9368428B2 (en) Dielectric wafer level bonding with conductive feed-throughs for electrical connection and thermal management
US8309979B2 (en) Electrically isolated vertical light emitting diode structure
US8471280B2 (en) Silicone based reflective underfill and thermal coupler
JP6280142B2 (en) Carrier for light emitting device
US20070228386A1 (en) Wire-bonding free packaging structure of light emitted diode
US7977686B2 (en) Chip-scale methods for packaging light emitting devices and chip-scale packaged light emitting devices
JP4114364B2 (en) Light emitting device and manufacturing method thereof
KR20050034936A (en) Wavelength - converted light emitting diode package using phosphor and manufacturing method
US20150280078A1 (en) White flip chip light emitting diode (fc led) and fabrication method
US20100224890A1 (en) Light emitting diode chip with electrical insulation element
TWI458140B (en) Thermally-enhanced hybrid led package components
JP3238326B2 (en) Light emitting device
KR100953662B1 (en) Light emitting diode device having improved color uniformity and preparation method thereof
TW201042720A (en) A wafer-level CSP processing method and thereof a thin-chip SMT-type light emitting diode
TWI335114B (en) Optimized contact design for thermosonic bonding of flip-chip devices
KR20030054596A (en) Method for manufacturing light emitting diode
CN105849915B (en) The method of light emitting semiconductor device and the manufacture device with shaped substrates
JP2005203519A (en) Semiconductor light emitting device
US20240047606A1 (en) Wafer level fabrication for multiple chip light-emitting devices
TW202407998A (en) Wafer level fabrication for multiple chip light-emitting devices
KR100756037B1 (en) Light emitting diode illuminator and manufacturing method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: GELCORE, LLC, OHIO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHEN, CHEN-LUN HSING;WEAVER, STANTON JR.;ELIASHEVICH, IVAN;AND OTHERS;REEL/FRAME:013934/0731;SIGNING DATES FROM 20030121 TO 20030326

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION