US20020047113A1 - Semiconductor device - Google Patents

Semiconductor device Download PDF

Info

Publication number
US20020047113A1
US20020047113A1 US09/940,374 US94037401A US2002047113A1 US 20020047113 A1 US20020047113 A1 US 20020047113A1 US 94037401 A US94037401 A US 94037401A US 2002047113 A1 US2002047113 A1 US 2002047113A1
Authority
US
United States
Prior art keywords
plane
sapphire
substrate
group iii
iii nitride
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/940,374
Other versions
US6441391B1 (en
Inventor
Yasuo Ohno
Nobuyuki Hayama
Kensuke Kasahara
Tatsuo Nakayama
Hironobu Miyamoto
Yuji Takahashi
Yuji Ando
Kohji Matsunaga
Masaaki Kuzuhara
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Assigned to NEC CORPORATION reassignment NEC CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ANDO, YUJI, HAYAMA, NOBUYUKI, KASAHARA, KENSUKE, KUZUHARA, MASAAKI, MATSUNAGA, KOHJI, MIYAMOTO, HIRONOBU, NAKAYAMA, TATSUO, OHNO, YASUO, TAKAHASHI, YUJI
Publication of US20020047113A1 publication Critical patent/US20020047113A1/en
Application granted granted Critical
Publication of US6441391B1 publication Critical patent/US6441391B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/80Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier
    • H01L29/812Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier with a Schottky gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/04Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes
    • H01L29/045Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes by their particular orientation of crystalline planes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/20Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
    • H01L29/2003Nitride compounds

Definitions

  • the present invention relates to a field effect transistor (FET) with a sapphire substrate, in particular to a field effect transistor utilizing a group III nitride semiconductor material such as GaN.
  • FET field effect transistor
  • the group III nitride semiconductors including GaN have carrier transport characteristics close to that of GaAs, together with high breakdown electric fields due to their wide band gaps. They are, thus, regarded as strong candidate materials for high frequency, high power transistors.
  • FIG. 5 is a view showing a structure of a conventional MESFET (Metal Semiconductor FET) disclosed in FIG. 12 of Japanese Patent Application Laid-open, No. 82671/2000.
  • MESFET Metal Semiconductor FET
  • FIG. 6 is a view showing a structure of a conventional HEMT (High Electron Mobility Transistor) disclosed in FIG. 13 of the same publication.
  • a GaN buffer layer 62 Upon a C plane sapphire substrate 61 , a GaN buffer layer 62 , a non-doped GaN channel layer 63 and an n-AlGaN electron supplying layer 64 are laid, and a source electrode 65 , a gate electrode 66 and a drain electrode 67 are formed thereon.
  • a GaN based semiconductor layer is laid upon a C plane of sapphire to fabricate a FET.
  • any plane of sapphire such as an A plane, N plane, S plane, R plane, M plane or the like can be utilized in fabricating an optical device or an electronic device with a sapphire substrate.
  • examples specifically disclosed therein are nothing else but the ones of forming a device on a C plane of sapphire, and any specific manufacturing methods or device design criteria for the cases to utilize any other plane are not described at all.
  • a GaN based semiconductor layer is formed upon a C plane of sapphire to form a device, which gives rise to the following problems.
  • parasitic capacitances generated in the substrate are relatively large and act as an inhibitory factor to the improvement of device performance.
  • the substrate it is necessary to make the substrate have a certain thickness from the point of mechanical processing feasibility, which results in generation of large parasitic capacitances in the substrate.
  • an object of the present invention is, in a group III nitride semiconductor device, to improve the productivity and heat radiation characteristic and, at the same time, to improve device performance through a reduction in parasitic capacitances.
  • the present invention relates to a semiconductor device which comprises a group III nitride semiconductor layer formed on a single crystalline sapphire substrate, a source electrode and a drain electrode formed apart from each other on the surface of said group III nitride semiconductor layer, and a gate electrode formed between said source electrode and said drain electrode;
  • said group III nitride semiconductor layer is formed on an A plane of said single crystalline sapphire substrate.
  • the present invention provides a semiconductor device which comprises a group III nitride semiconductor layer formed on a single crystalline sapphire substrate, a source electrode and a drain electrode formed apart from each other on the surface of said group III nitride semiconductor layer, and a gate electrode formed between said source electrode and said drain electrode;
  • said group III nitride semiconductor layer is formed on an A plane of said single crystalline sapphire substrate; and the source electrode, the drain electrode and the gate electrode are formed to lie along a direction which makes an angle within 20° with a C axis of said single crystalline sapphire substrate.
  • FIG. 4 is a view illustrating the orientation of planes of sapphire.
  • a (0001) plane is formed perpendicular to the C axis
  • a (11-20) plane is formed to associate with a pair of lateral faces of a hexagonal prism.
  • formed are two ⁇ 0001 ⁇ planes (C planes) which are equivalent to (0001), six ⁇ 11-20 ⁇ planes (A planes) which are equivalent to (11-20), and six ⁇ 1-100 ⁇ planes (M planes) which are equivalent to (1-100), respectively.
  • C planes ⁇ 0001 ⁇ planes
  • a planes six ⁇ 11-20 ⁇ planes
  • M planes six ⁇ 1-100 ⁇ planes
  • a sapphire single crystal has a hexagonal crystal structure.
  • an A plane of sapphire has, within the plane, an anisotropy of crystal structure between the direction of the C axis and the direction perpendicular to that.
  • the values are 11.5 in the parallel direction to the C axis and 9.3 in the perpendicular direction, respectively, having a difference of about 20%.
  • a group III nitride semiconductor layer is formed upon an A plane of sapphire to construct a FET. This provides the following advantages.
  • the device can be manufactured using a substrate with a large diameter so that the productivity can be greatly improved.
  • the substrate can have a superior feasibility in mechanical processing in comparison with that of the C plane sapphire, the substrate can be made thin. In practice, its thickness can be made 100 ⁇ m or less, even not greater than 50 ⁇ m. As a result, heat radiation characteristic of the substrate can be markedly improved and besides parasitic capacitances in the longitudinal direction of the substrate can be reduced even further.
  • the layout of a FET is set in such a way that a source electrode, a drain electrode and a gate electrode are well aligned within a prescribed range with respect to the direction of the C axis of sapphire, which enables the FET to operate at high speed.
  • FIG. 1 is a couple of cross-sectional views showing a semiconductor device according to the present invention
  • the lower view (b) illustrates the electric field created in a FET with a structure shown in the upper view (a), when operating.
  • FIG. 2 is a pair of top views showing a semiconductor device according to the present invention; the upper view (a) shows a device with electrodes aligned precisely along the direction of the C axis of sapphire and the lower view (b) shows a device with electrodes aligned along the direction tilted from the C axis by angle ⁇ .
  • FIG. 3 is a view in explaining the operation of the present invention resulting in an excellent performance of a semiconductor device.
  • FIG. 4 is a view illustrating the orientation of planes in a single crystalline sapphire.
  • FIG. 5 is a cross-sectional view showing a conventional semiconductor device with FET structure.
  • FIG. 6 is a cross-sectional view showing another conventional semiconductor device with HEMT structure.
  • FIG. 7 is a graphical representation showing the dependences of thermal resistance and surface average temperature on substrate thickness, obtained by simulation.
  • FIG. 8 is a view in explaining the device model subjected to analysis made by simulation of FIG. 7.
  • the group III nitride semiconductor in the present invention refers to any semiconductor containing nitrogen as a group V element, including a gallium nitride based semiconductor such as GaN, AlGaN, InGaN, AlGaInN, and also a semiconductor such as AlN, InN.
  • the present invention can be applied to either of a HEMT and a MESFET.
  • a group III nitride semiconductor layer comprises an operation layer and an electron supply layer formed thereon and at the interface of these layers, a two dimensional electron gas is formed.
  • a group III nitride semiconductor layer is formed on a plane lying parallel to a C axis to construct a FET, which has not been hitherto investigated.
  • a substrate surface treatment prior to the epitaxial growth it is important to select appropriately a substrate surface treatment prior to the epitaxial growth, growth conditions and so on. For instance, as described below, it is effective to perform, as a pretreatment prior to the epitaxial growth, an annealing in oxygen or hydrogen under the condition where the temperature is 1100° C. or higher and the duration is 30 minutes or longer.
  • the upper limits for the temperature and the duration can be satisfactorily set to be, for example, not higher than 1600° C. and not longer than 120 minutes, respectively.
  • a technique such as to set the epitaxial growth rate in an appropriate range is effective. With techniques aforementioned, an epitaxial growth layer of high quality where the piezoelectric effect and spontaneous polarization may steadily take place can be obtained.
  • the thickness of the sapphire substrate when the thickness of the sapphire substrate is set to be 100 ⁇ m or less, heat radiation characteristic of the substrate can be markedly improved and besides parasitic capacitances in the longitudinal direction of the substrate can be reduced even further.
  • S pad is the area of the pad electrode
  • S gate is the area of the gate electrode
  • ⁇ sub is the relative permittivity of the sapphire substrate in the direction of the thickness
  • ⁇ epi is the relative permittivity of the group III nitride semiconductor layer in the direction of the thickness
  • t sub is the thickness of the sapphire substrate
  • t act is the effective thickness of the group III nitride semiconductor layer
  • the pad electrodes refer to electrodes to supply current for a source or a drain from the outside.
  • t act the effective thickness of the group III nitride semiconductor layer
  • t act represents the distance from the interface of the gate electrode and the surface of the semiconductor layer to the layered region where carriers are accumulating. For instance, in a HEMT, this refers to the distance between the lower end of the gate electrode and the two-dimensional electron gas layer, while, in a MESFET, this refers to the thickness of the depletion layer under the gate electrode.
  • FIG. 3 is a schematic view showing a structure of a GaN based HEMT.
  • a GaN based semiconductor epitaxial growth layer 3 is laid and, on its surface, a gate electrode 4 and a pad electrode 5 are formed.
  • source and drain electrodes, interconnections and the likes are omitted.
  • a ground conductor layer 1 is set on the back face of the sapphire substrate 2 .
  • the pad electrode fills the role of supplying the transistor with electric power fed from the outside.
  • parasitic capacitances C 1 and C 2 are generated immediately under the gate electrode 4 and immediately under the pad electrode 5 , respectively, as illustrated in the figure.
  • S pad is the area of the pad electrode 5 ;
  • S gate is the area of the gate electrode 4 ;
  • ⁇ sub is the relative permittivity of the sapphire substrate 2 ;
  • ⁇ epi is the relative permittivity of the GaN based semiconductor epitaxial growth layer 3 ;
  • t sub is the thickness of the sapphire substrate 2 ;
  • t epi is the thickness of the GaN based semiconductor epitaxial growth layer 3 ;
  • t act is the effective thickness of the GaN based semiconductor epitaxial growth layer 3 .
  • the GaN based semiconductor epitaxial growth layer is normally equal to or less than 1 ⁇ m, and for instance, within 0.02 to 0.05 ⁇ m in thickness, the substrate thickness is, for example, as large as 10 ⁇ m so that the approximation presented in Equation (A) can be accepted. If the amount of the parasitic capacitance C 2 due to the pad electrode is made to be within 10% and preferably within 5% of the amount of the parasitic capacitance C 1 due to the gate electrode, degradation of high frequency characteristic for a transistor can be suppressed. With the condition of 10% limit being taken, the contribution of the parasitic capacitance C 2 becomes significant, when condition following is satisfied:
  • Equation (1) t sub ⁇ 10 ⁇ ⁇ sub ⁇ ⁇ S pad ⁇ epi ⁇ ⁇ S gate ⁇ t act ( 1 )
  • t sub 10 to 600 ⁇ m (below 10 ⁇ m, a faulty operation of the transistor may arise)
  • Equation (1) is applicable to every transistor.
  • the values of respective parameters normally employed for a MESFET are similar to those mentioned above, the range of t sub expressed by Equation (1) is also applied to every transistor.
  • FIG. 1 is a couple of views showing a structure of an AlGaN/GaN heterojunction FET of the present embodiment. A manufacturing process of these FETs is described below.
  • an A plane sapphire (the basal plane is a (11-20) plane) with a diameter of 8 inches is prepared.
  • an annealing is performed in oxygen or hydrogen under the condition, for example, such as at the temperature of 1200° C. and for 60 minutes.
  • an appropriated selection of a growth rate of a semiconductor layer can make the gallium nitride based semiconductor layer grow stably in the direction of a C axis.
  • the defect density of the obtained semiconductor layer can be also made relatively small.
  • the growth of the gallium nitride semiconductor layer can be conducted, for example, by the MOVPE (Metallo-Organic Vapour Phase Epitaxy) method, as follows. First, at a low temperature of 400 to 650° C., a buffer layer 12 of AlN or GaN is formed. After raising the temperature, an epitaxial layer 13 is grown that comprises a gallium nitride based semiconductor material, which is to constitute the FET.
  • MOVPE Metallo-Organic Vapour Phase Epitaxy
  • N ions are then implanted in so as to isolate an n-layer.
  • the implantation condition is that, for example, an accelerating energy is 100 keV and a dose density 10 14 cm ⁇ 2 .
  • a source electrode 15 is laid by the lift-off technique.
  • a drain electrode 17 is laid by the lift-off technique.
  • the thicknesses of Ti and Al are set to be, for example, 20 nm and 200 nm, respectively.
  • the annealing is carried out, for example, at 650° C. for 30 seconds in nitrogen atmosphere.
  • Ni and Au are laid by the lift-off technique to form a gate electrode 16 .
  • the thicknesses of Ni and Au are set to be, for example, 20 nm and 200 nm, respectively.
  • an oxide film or a SiN film for a protective film is grown and through holes for making contact are formed, and then, by the step of gold plating, an interconnection section is formed.
  • a wafer on which devices are formed is thinned to a thickness of 10 to 50 ⁇ m by such a means as polishing, and, then, broken into chips by dicing.
  • dicing it is preferable to utilize (0001) planes and (1-100) planes. By conducting dicing after scribing along intersections of these planes first, dicing can be carried out relatively easily. Thereby, a FET with a structure shown in FIG. 1 can be obtained.
  • the layout in plane of the FET is set to satisfy a prescribed condition, for that purpose.
  • FIG. 1( b ) The state of the electric field in a FET of the present embodiment, when operating, is illustrated in FIG. 1( b ).
  • a line of electric force 18 drawn from the source to the gate corresponds to a parasitic capacitance C gs between the gate and the source
  • a line of electric force 19 drawn from the drain to the gate corresponds to a parasitic capacitance C gd between the gate and the drain
  • a line of electric force 20 drawn from the source to the drain correspond to a parasitic capacitance C ds between the drain and the source.
  • the cut-off frequency f T of the FET dependent on the C gd and C ds , both of which are parasitic capacitances attributed to the drain electrode, can be expressed approximately by the following equation, when the transconductance is denoted by G m .
  • C gd is dependent on the relative permittivity of the epitaxial layer 13 and hardly affected by the relative permittivity of the sapphire substrate 11 .
  • a line of electric force 20 corresponding to it passes through the sapphire substrate 11 , and its value depends partially on the relative permittivity of the sapphire substrate 11 .
  • the present inventors conducted device simulations for a FET having a gate length of 1 ⁇ m, a source-drain gap of 3 ⁇ m and a GaN film thickness of 0.5 ⁇ m, assuming that relative permittivity of the substrate there for is 9.3 or 11.5.
  • the cut-off frequency was estimated to be 23.3 GHz, indicating clearly there was a difference of about 5% between these two models.
  • the operational speed changes by 5% with the direction in which the FET is placed on an A plane sapphire. If the gate electrode, the source and drain electrodes are disposed to lie parallel to the C axis of sapphire, the speed of FET operation increases by about 5%, compared with that of the case in which the lying direction is perpendicular thereto.
  • the deviating angle a with respect to the direction in the layout to provide the maximum speed is preferably set to be 20° or less.
  • the amount of distortion is kept to be preferably 3% or less and more preferably 1% or less, set to be preferably 10° or less and more preferably 6° or less with a view to reducing the amount of distortion.
  • the layout in plane of the FET is set as shown in FIG. 2( b ) and an angle ⁇ made between the direction along which the gate electrode 16 , the source 15 and drain electrodes 16 lie and the direction of the sapphire C axis is set to be within 6°.
  • the direction of the drain current is, therefore, substantially perpendicular to the sapphire C axis.
  • S pad /S gate is 100;
  • ⁇ sub is 9.4;
  • ⁇ epi is approximately 9.0;
  • t sub is 10 to 100 ⁇ m
  • t act is 0.02 to 0.05 ⁇ m.
  • the substrate thickness with which a contribution of the parasitic capacitance due to the pad electrode becomes significant is given by the following Equation (1).
  • the substrate thickness is set to be 10 to 50 ⁇ m from the point of view of improving heat radiation characteristic and reducing parasitic capacitances in the direction of the substrate thickness.
  • the pad electrode parasitic capacitances cause a problem.
  • such a problem is solved, because an A plane of sapphire is utilized as a plane for device formation.
  • FIG. 1 shows the structure of an AlGaN/GaN hetero junction FET of the present example.
  • This FET was fabricated by a process which comprises the steps of growing a gallium nitride semiconductor layer upon an A plane sapphire substrate (the basal plane thereof is a (11-20) plane) with a diameter of 8 inches, forming electrodes and so on, and thereafter polishing to a thickness of 30 ⁇ m and then breaking into chips.
  • a manufacturing method was the similar one to that mentioned in DETAILED DESCRIPTION OF THE INVENTION above.
  • An annealing after cleaning of the substrate was performed in oxygen at 1200° C.
  • the growth temperature for a low-temperature buffer layer was set at about 650° C., and for other layers at about 1050° C., respectively.
  • An epitaxial layer 12 was made to have a structure wherein the following layers were laid in this order: that is
  • an AlN buffer layer (with a thickness of 100 ⁇ m);
  • a GaN layer (with a thickness of 0.5 ⁇ m);
  • the layout in plane of the FET was set, as shown in FIG. 2( a ), where directions along which a gate electrode 15 , source 15 and drain electrodes 16 lie was substantially parallel to the sapphire C axis.
  • the direction of the drain current is, thus, substantially perpendicular to the sapphire C axis.
  • the orientation of the C axis within a wafer can be found out beforehand through measurements of X-ray analysis or such, it can be easily recognized by marking its direction with a notch or the like.
  • mask design if interconnections between FETs are laid in the direction parallel or perpendicular to that of the FETs, the area of a rectangular chip can be utilized effectively.
  • coplanar lines may be employed for interconnections and, in such a case, it is preferable to adjust impedances by varying spacing between lines, while taking the difference in permittivity into consideration.
  • S pad /S gate is 100;
  • ⁇ sub is 9.4;
  • ⁇ epi is approximately 9.0;
  • t sub is 30 ⁇ m
  • t act is 0.05 ⁇ m.
  • the substrate thickness was set to be 30 ⁇ m with a view of improving heat radiation characteristic and reducing parasitic capacitances in the direction of the substrate thickness.
  • the pad electrode parasitic capacitances cause a problem.
  • such a problem is solved, because an A plane of sapphire is utilized as the plane for device formation.
  • a FET obtained in the present example demonstrated to have excellent productivity, heat radiation characteristic and performance in high speed operation.
  • a sapphire substrate with a thickness of 300 ⁇ m wherein an A plane was set to be the basal plane and another sapphire substrate with a thickness of 300 ⁇ m wherein a C plane was set to be the basal plane were prepared, and, after grinding, close inspection of their aspects were conducted.
  • a C plane was set to be the basal plane cracks appeared when its thickness became 70 ⁇ m or so.
  • an A plane was set to be the basal plane cracks did not appear, even when the substrate thickness became as thin as 30 ⁇ m, showing nothing abnormal in appearance.
  • a group III nitride semiconductor layer is formed to construct a FET. This makes it possible to provide a good productivity as well as to improve heat radiation characteristic. Further, as the layout in plane of the FET is selected to satisfy a prescribed condition, a good performance in high speed operation can be achieved.

Abstract

An object of the present invention is to improve, in a group III nitride semiconductor device, the productivity, heat radiation characteristic and performance in the element high speed operation; upon a sapphire substrate in which an A plane (an (11-20) plane) is set to be the basal plane, an epitaxial growth layer of a group III nitride semiconductor is formed and, thereon, a gate electrode 16, a source electrode 15 and a drain electrode 17 are formed; these electrodes are disposed in such a way that a direction along which they are laid makes an angle within 20° with respect to a C axis of sapphire.

Description

    FIELD OF THE INVENTION
  • The present invention relates to a field effect transistor (FET) with a sapphire substrate, in particular to a field effect transistor utilizing a group III nitride semiconductor material such as GaN. [0001]
  • BACKGROUND TO THE INVENTION
  • The group III nitride semiconductors including GaN have carrier transport characteristics close to that of GaAs, together with high breakdown electric fields due to their wide band gaps. They are, thus, regarded as strong candidate materials for high frequency, high power transistors. [0002]
  • When a device is manufactured making use of a GaN based semiconductor material, because it is difficult to obtain a bulk GaN based substrate, there is normally employed a method of fabricating a device wherein a GaN based semiconductor layer is formed by epitaxial growth on a substrate of a different material. For the substrate of a different material, sapphire or SiC is utilized. SiC has an excellent thermal conductivity but also drawbacks of high cost and difficulty to attain a large wafer area. In contrast, although sapphire has an inferior thermal conductivity, the cost can be lowered through the use of a wafer with a larger diameter. In application, therefore, these substrates of different materials are chosen appropriately, according to the use and the purpose for utilizing and so forth. In the field of MMICs (Monolithic Microwave Integrated Circuits) or the likes, there are some applications with small electric power in which the restriction for heat dissipation is not strong. In such applications, sapphire rather than SiC is in wide use. When, using a sapphire substrate, a FET is fabricated, in prior art, a C plane sapphire is utilized and the device is formed on the C plane (see Japanese Patent Application Laid-open, No. 82671/2000, Jpn. J. Appl. Phys., Vol. 38 (1999) pp. 2630 (T. Egawa et al.) and so on). FIG. 5 is a view showing a structure of a conventional MESFET (Metal Semiconductor FET) disclosed in FIG. 12 of Japanese Patent Application Laid-open, No. 82671/2000. Herein, upon a C [0003] plane sapphire substrate 51, a GaN buffer layer 52 and an n-type GaN channel layer 53 are laid, and a source electrode 54, a gate electrode 55 and a drain electrode 56 are formed thereon. Meanwhile, FIG. 6 is a view showing a structure of a conventional HEMT (High Electron Mobility Transistor) disclosed in FIG. 13 of the same publication. Upon a C plane sapphire substrate 61, a GaN buffer layer 62, a non-doped GaN channel layer 63 and an n-AlGaN electron supplying layer 64 are laid, and a source electrode 65, a gate electrode 66 and a drain electrode 67 are formed thereon. In both of these, a GaN based semiconductor layer is laid upon a C plane of sapphire to fabricate a FET. Further, it is described, in that publication, that any plane of sapphire such as an A plane, N plane, S plane, R plane, M plane or the like can be utilized in fabricating an optical device or an electronic device with a sapphire substrate. However, examples specifically disclosed therein are nothing else but the ones of forming a device on a C plane of sapphire, and any specific manufacturing methods or device design criteria for the cases to utilize any other plane are not described at all.
  • As described above, in conventional techniques, a GaN based semiconductor layer is formed upon a C plane of sapphire to form a device, which gives rise to the following problems. [0004]
  • First, attempts to obtain a wafer with a larger diameter are limited to a certain extent. In recent years, from the point of view of improving productivity, there have been demands that wafers should have larger diameters. Yet, the sapphire whose C plane is chosen for the crystal growth plane cannot be readily made to have a larger diameter, because of its low workability through surface polishing due to its poor mechanical processing feasibility and little ability to grow the crystal to have a large width by the ribbon crystal method or the like. A substrate with the largest diameter attained so far is 4 inches in diameter. [0005]
  • Secondly, a heat radiation characteristic thereof is difficult to improve. Since sapphire has a low thermal conductivity, improvements on the heat radiation characteristic have been sought after for some time and, for this purpose, thinner substrates have been looked for. Nevertheless, sapphire has insufficient feasibility in mechanical processing as described above so that a reduction in thickness is hard to achieve and, thus, the heat radiation characteristic is difficult to improve. [0006]
  • Thirdly, parasitic capacitances generated in the substrate are relatively large and act as an inhibitory factor to the improvement of device performance. Especially, in the case of a C plane sapphire, it is necessary to make the substrate have a certain thickness from the point of mechanical processing feasibility, which results in generation of large parasitic capacitances in the substrate. [0007]
  • SUMMARY OF THE INVENTION
  • In light of the above problems, an object of the present invention is, in a group III nitride semiconductor device, to improve the productivity and heat radiation characteristic and, at the same time, to improve device performance through a reduction in parasitic capacitances. [0008]
  • The present invention relates to a semiconductor device which comprises a group III nitride semiconductor layer formed on a single crystalline sapphire substrate, a source electrode and a drain electrode formed apart from each other on the surface of said group III nitride semiconductor layer, and a gate electrode formed between said source electrode and said drain electrode; wherein [0009]
  • said group III nitride semiconductor layer is formed on an A plane of said single crystalline sapphire substrate. [0010]
  • The present invention provides a semiconductor device which comprises a group III nitride semiconductor layer formed on a single crystalline sapphire substrate, a source electrode and a drain electrode formed apart from each other on the surface of said group III nitride semiconductor layer, and a gate electrode formed between said source electrode and said drain electrode; wherein [0011]
  • said group III nitride semiconductor layer is formed on an A plane of said single crystalline sapphire substrate; and the source electrode, the drain electrode and the gate electrode are formed to lie along a direction which makes an angle within 20° with a C axis of said single crystalline sapphire substrate. [0012]
  • In the present invention, a group III nitride semiconductor layer is formed on an A plane of a single crystalline sapphire substrate. FIG. 4 is a view illustrating the orientation of planes of sapphire. In this drawing, a (0001) plane is formed perpendicular to the C axis, and a (11-20) plane is formed to associate with a pair of lateral faces of a hexagonal prism. In the illustration, formed are two {0001} planes (C planes) which are equivalent to (0001), six {11-20} planes (A planes) which are equivalent to (11-20), and six {1-100} planes (M planes) which are equivalent to (1-100), respectively. Among these planes, it is an A plane on which a group III nitride layer is formed to construct a FET in the present invention. [0013]
  • In the field of optical devices such as a semiconductor laser, there are some reports in which the technique to form a group III nitride semiconductor layer upon an A plane of sapphire is examined. For a GaN based optical device, too, although a C plane of a sapphire substrate is very often chosen as the crystal growth plane for a GaN based semiconductor layer, a proposal to use an A plane of sapphire as the crystal growth plane has been put forward, as described in Japanese Patent Application Laid-open No. 297495/1995. [0014]
  • Nevertheless, in the field of electronic devices including FETs, no attempts of forming a device on any plane other than the C plane, in particular on a sapphire A plane, has been made, which can be attributed to the following reasons. [0015]
  • For a FET making use of a group III nitride semiconductor, it is important to utilize carriers generated by the piezoelectric effect and spontaneous polarization effectively, in device designing. Therefore, for growing an epitaxial layer, it becomes essential to use a crystal plane where the piezoelectric effect and spontaneous polarization take place effectively as a growth plane. In other words, in order to form an electronic device on a plane parallel to a C axis, it becomes important to grow a group III nitride semiconductor layer stably in the direction of the C axis. Furthermore, the growth of defects in the group III nitride semiconductor layer leads to inefficient piezoelectric effects through lattice relaxation so that defects such as dislocations need to be reduced. While A reduction of defects is required in a certain extent in the case of semiconductor lasers or the like, in the case of electronic devices where the structure of semiconductor layers is considerably different, the level of the defect reduction required is quite different. [0016]
  • Yet, conventional techniques have not given any clear guide leading to a process for forming a group III nitride semiconductor layer stably in the direction of a C axis while reducing defects. [0017]
  • Meanwhile, a sapphire single crystal has a hexagonal crystal structure. For instance, an A plane of sapphire has, within the plane, an anisotropy of crystal structure between the direction of the C axis and the direction perpendicular to that. In regard of the relative permittivities, the values are 11.5 in the parallel direction to the C axis and 9.3 in the perpendicular direction, respectively, having a difference of about 20%. Consequently, in the case that a FET is to be formed upon a plane other than a C plane, for instance, upon an A plane, required are further examinations of various aspects: whether similar performances to those of a FET with a C plane can be obtained, whether new problems that have not been hitherto seen in the case the formation is made upon a C plane may arise and so forth. Moreover, there is required sufficient knowledge in device design to achieve stable fabrication of FETs with prescribed performances, in spite of difficulties caused by an anisotropy of this sort. However, such examinations have been hardly made so far. [0018]
  • In the present invention, a group III nitride semiconductor layer is formed upon an A plane of sapphire to construct a FET. This provides the following advantages. [0019]
  • First, parasitic capacitances in the longitudinal direction of the substrate can be reduced and thereby the device capability of high speed operation can be improved. [0020]
  • Secondly, the device can be manufactured using a substrate with a large diameter so that the productivity can be greatly improved. [0021]
  • Thirdly, as the substrate can have a superior feasibility in mechanical processing in comparison with that of the C plane sapphire, the substrate can be made thin. In practice, its thickness can be made 100 μm or less, even not greater than 50 μm. As a result, heat radiation characteristic of the substrate can be markedly improved and besides parasitic capacitances in the longitudinal direction of the substrate can be reduced even further. [0022]
  • Further, in the present invention, the layout of a FET is set in such a way that a source electrode, a drain electrode and a gate electrode are well aligned within a prescribed range with respect to the direction of the C axis of sapphire, which enables the FET to operate at high speed. [0023]
  • BRIEF DESCRIPTION OF THE DRAWING
  • FIG. 1 is a couple of cross-sectional views showing a semiconductor device according to the present invention; the lower view (b) illustrates the electric field created in a FET with a structure shown in the upper view (a), when operating. [0024]
  • FIG. 2 is a pair of top views showing a semiconductor device according to the present invention; the upper view (a) shows a device with electrodes aligned precisely along the direction of the C axis of sapphire and the lower view (b) shows a device with electrodes aligned along the direction tilted from the C axis by angle α. [0025]
  • FIG. 3 is a view in explaining the operation of the present invention resulting in an excellent performance of a semiconductor device. [0026]
  • FIG. 4 is a view illustrating the orientation of planes in a single crystalline sapphire. [0027]
  • FIG. 5 is a cross-sectional view showing a conventional semiconductor device with FET structure. [0028]
  • FIG. 6 is a cross-sectional view showing another conventional semiconductor device with HEMT structure. [0029]
  • FIG. 7 is a graphical representation showing the dependences of thermal resistance and surface average temperature on substrate thickness, obtained by simulation. [0030]
  • FIG. 8 is a view in explaining the device model subjected to analysis made by simulation of FIG. 7. [0031]
  • DETAILED DESCRIPTION OF THE INVENTION
  • The term “the group III nitride semiconductor” in the present invention refers to any semiconductor containing nitrogen as a group V element, including a gallium nitride based semiconductor such as GaN, AlGaN, InGaN, AlGaInN, and also a semiconductor such as AlN, InN. [0032]
  • The present invention can be applied to either of a HEMT and a MESFET. When applied to a HEMT, it takes a structure in which a group III nitride semiconductor layer comprises an operation layer and an electron supply layer formed thereon and at the interface of these layers, a two dimensional electron gas is formed. In the present invention, a group III nitride semiconductor layer is formed on a plane lying parallel to a C axis to construct a FET, which has not been hitherto investigated. In order to form a group III nitride semiconductor layer on a plane lying parallel to a C axis and fabricate stably a FET of high quality, it is important to select appropriately a substrate surface treatment prior to the epitaxial growth, growth conditions and so on. For instance, as described below, it is effective to perform, as a pretreatment prior to the epitaxial growth, an annealing in oxygen or hydrogen under the condition where the temperature is 1100° C. or higher and the duration is 30 minutes or longer. The upper limits for the temperature and the duration can be satisfactorily set to be, for example, not higher than 1600° C. and not longer than 120 minutes, respectively. In addition to this, a technique such as to set the epitaxial growth rate in an appropriate range is effective. With techniques aforementioned, an epitaxial growth layer of high quality where the piezoelectric effect and spontaneous polarization may steadily take place can be obtained. [0033]
  • In the present invention, when the thickness of the sapphire substrate is set to be 100 μm or less, heat radiation characteristic of the substrate can be markedly improved and besides parasitic capacitances in the longitudinal direction of the substrate can be reduced even further. [0034]
  • Further, in the present invention, by setting the thickness of the sapphire substrate to satisfy the following equation: [0035] t sub 1 α ɛ sub S pad ɛ epi S gate t act ,
    Figure US20020047113A1-20020425-M00001
  • where [0036]
  • S[0037] pad is the area of the pad electrode;
  • S[0038] gate is the area of the gate electrode;
  • ε[0039] sub is the relative permittivity of the sapphire substrate in the direction of the thickness;
  • ε[0040] epi is the relative permittivity of the group III nitride semiconductor layer in the direction of the thickness;
  • t[0041] sub is the thickness of the sapphire substrate; and
  • t[0042] act is the effective thickness of the group III nitride semiconductor layer,
  • the degradation of the FET high frequency characteristic caused by parasitic capacitances that is attributed to the pad electrodes can be suppressed. Here, the pad electrodes refer to electrodes to supply current for a source or a drain from the outside. Further, t[0043] act (the effective thickness of the group III nitride semiconductor layer) represents the distance from the interface of the gate electrode and the surface of the semiconductor layer to the layered region where carriers are accumulating. For instance, in a HEMT, this refers to the distance between the lower end of the gate electrode and the two-dimensional electron gas layer, while, in a MESFET, this refers to the thickness of the depletion layer under the gate electrode. Now, referring to the figures, the point described above is explained in detail below.
  • FIG. 3 is a schematic view showing a structure of a GaN based HEMT. Herein, upon a [0044] sapphire substrate 2, a GaN based semiconductor epitaxial growth layer 3 is laid and, on its surface, a gate electrode 4 and a pad electrode 5 are formed. In this figure, source and drain electrodes, interconnections and the likes are omitted. On the back face of the sapphire substrate 2, a ground conductor layer 1 is set. The pad electrode fills the role of supplying the transistor with electric power fed from the outside. In the transistor having such a structure, parasitic capacitances C1 and C2 are generated immediately under the gate electrode 4 and immediately under the pad electrode 5, respectively, as illustrated in the figure. The amounts of C1 and C2 can be expressed as follows: C 2 = ɛ 0 ɛ sub ɛ epi ɛ epi t sub + ɛ sub t epi S pad ɛ 0 ɛ sub S pad / t act ( A ) C 1 = ɛ 0 ɛ epi S gate / t act ( B )
    Figure US20020047113A1-20020425-M00002
  • where [0045]
  • S[0046] pad is the area of the pad electrode 5;
  • S[0047] gate is the area of the gate electrode 4;
  • ε[0048] sub is the relative permittivity of the sapphire substrate 2;
  • ε[0049] epi is the relative permittivity of the GaN based semiconductor epitaxial growth layer 3;
  • t[0050] sub is the thickness of the sapphire substrate 2;
  • t[0051] epi is the thickness of the GaN based semiconductor epitaxial growth layer 3; and
  • t[0052] act is the effective thickness of the GaN based semiconductor epitaxial growth layer 3.
  • While the GaN based semiconductor epitaxial growth layer is normally equal to or less than 1 μm, and for instance, within 0.02 to 0.05 μm in thickness, the substrate thickness is, for example, as large as 10 μm so that the approximation presented in Equation (A) can be accepted. If the amount of the parasitic capacitance C[0053] 2 due to the pad electrode is made to be within 10% and preferably within 5% of the amount of the parasitic capacitance C1 due to the gate electrode, degradation of high frequency characteristic for a transistor can be suppressed. With the condition of 10% limit being taken, the contribution of the parasitic capacitance C2 becomes significant, when condition following is satisfied:
  • C 2 ≧C 1×0.1
  • Substituting the above Equations (A) and (B) into this equation, the following Equation (1) is given. [0054] t sub 10 ɛ sub S pad ɛ epi S gate t act ( 1 )
    Figure US20020047113A1-20020425-M00003
  • When a substrate thickness satisfying this equation is taken, the contribution of the parasitic capacitance under the pad electrode becomes significant and, thus, an application of the present invention that reduces the relative permittivity in the direction of the substrate thickness becomes even more effective. That is, aiming at success in improving heat radiation characteristic and reducing the parasitic capacitances in the direction of the substrate thickness, it is preferable to make the substrate thickness as thin as possible. However, in conventional techniques making use of a C plane of sapphire, not only the mechanical strength of the substrate is insufficient but also a problem of generation of the parasitic capacitance under the pad electrode may arise if a substrate thickness satisfying Equation (1) is taken so that there is a limitation to thin the substrate. In contrast, according to the present invention which reduces the relative permittivity in the direction of the substrate thickness, since the absolute value of the parasitic capacitance under the pad electrode can be lessened, the contribution of the parasitic capacitance under the pad electrode can be eliminated even if the sapphire substrate is made thin; and degradation of high frequency characteristic of the FET can be also prevented. [0055]
  • Herein, the values of respective parameters are normally in the following ranges. [0056]
  • S[0057] pad/Sgate: 10 to 1000
  • ε[0058] sub: 9.4 to 11.4
  • ε[0059] epi: approximately 9.0
  • t[0060] sub: 10 to 600 μm (below 10 μm, a faulty operation of the transistor may arise)
  • t[0061] act: 0.02 to 0.05 μm
  • Taking the above ranges of the parameters into consideration, the range where the contribution of the parasitic capacitances under the pad electrode becomes significant is expressed by[0062]
  • t sub≦50 μm.
  • Similarly, if the condition of 5% limit is taken, in the range of[0063]
  • t sub≦100 μm,
  • the contribution of the parasitic capacitances under the pad electrode becomes noticeable. [0064]
  • The above explanation is concerned with the range of the substrate thickness where the effects of the present invention become more evident, taking a HEMT as an example, but the similar holds for a MESFET. In the case of a HEMT, t[0065] act is the distance between the gate electrode and the two-dimensional electron gas layer. In the case of a MESFET, by defining tact as “the thickness of the depletion layer under the gate electrode”, the similar argument to the above can be applied thereto, and thus Equation (1) is applicable to every transistor. Further, as the values of respective parameters normally employed for a MESFET are similar to those mentioned above, the range of tsub expressed by Equation (1) is also applied to every transistor.
  • Now, referring to the drawings, the preferred embodiments of the present invention are described below. [0066]
  • FIG. 1 is a couple of views showing a structure of an AlGaN/GaN heterojunction FET of the present embodiment. A manufacturing process of these FETs is described below. [0067]
  • First, an A plane sapphire (the basal plane is a (11-20) plane) with a diameter of 8 inches is prepared. After cleaning the substrate surface, an annealing is performed in oxygen or hydrogen under the condition, for example, such as at the temperature of 1200° C. and for 60 minutes. In addition to this annealing, an appropriated selection of a growth rate of a semiconductor layer can make the gallium nitride based semiconductor layer grow stably in the direction of a C axis. The defect density of the obtained semiconductor layer can be also made relatively small. [0068]
  • The growth of the gallium nitride semiconductor layer can be conducted, for example, by the MOVPE (Metallo-Organic Vapour Phase Epitaxy) method, as follows. First, at a low temperature of 400 to 650° C., a [0069] buffer layer 12 of AlN or GaN is formed. After raising the temperature, an epitaxial layer 13 is grown that comprises a gallium nitride based semiconductor material, which is to constitute the FET.
  • Using a resist as a mask, N ions are then implanted in so as to isolate an n-layer. The implantation condition is that, for example, an accelerating energy is 100 keV and a dose density 10[0070] 14 cm−2.
  • Next, after Ti and Al are laid by the lift-off technique, an annealing is carried out to form a [0071] source electrode 15, a drain electrode 17 and a pad electrode (not shown in the drawing). The thicknesses of Ti and Al are set to be, for example, 20 nm and 200 nm, respectively. The annealing is carried out, for example, at 650° C. for 30 seconds in nitrogen atmosphere.
  • Next, Ni and Au are laid by the lift-off technique to form a [0072] gate electrode 16. The thicknesses of Ni and Au are set to be, for example, 20 nm and 200 nm, respectively.
  • Subsequently, an oxide film or a SiN film for a protective film is grown and through holes for making contact are formed, and then, by the step of gold plating, an interconnection section is formed. After that, a wafer on which devices are formed is thinned to a thickness of 10 to 50 μm by such a means as polishing, and, then, broken into chips by dicing. In dicing, it is preferable to utilize (0001) planes and (1-100) planes. By conducting dicing after scribing along intersections of these planes first, dicing can be carried out relatively easily. Thereby, a FET with a structure shown in FIG. 1 can be obtained. [0073]
  • Now, for a high frequency FET, in order to enhance a high frequency performance, the reduction of parasitic capacitance due to the drain electrode, which functions as a signal output electrode, is a matter of more importance. In the present embodiment, the layout in plane of the FET is set to satisfy a prescribed condition, for that purpose. [0074]
  • The state of the electric field in a FET of the present embodiment, when operating, is illustrated in FIG. 1([0075] b). In FIG. 1(b), a line of electric force 18 drawn from the source to the gate corresponds to a parasitic capacitance Cgs between the gate and the source, while a line of electric force 19 drawn from the drain to the gate corresponds to a parasitic capacitance Cgd between the gate and the drain. Further, a line of electric force 20 drawn from the source to the drain correspond to a parasitic capacitance Cds between the drain and the source.
  • Meanwhile, the cut-off frequency f[0076] T of the FET, dependent on the Cgd and Cds, both of which are parasitic capacitances attributed to the drain electrode, can be expressed approximately by the following equation, when the transconductance is denoted by Gm.
  • f T =G m/2π(C gd +C ds)
  • Here, C[0077] gd is dependent on the relative permittivity of the epitaxial layer 13 and hardly affected by the relative permittivity of the sapphire substrate 11. On the other hand, in respect of Cds, a line of electric force 20 corresponding to it passes through the sapphire substrate 11, and its value depends partially on the relative permittivity of the sapphire substrate 11.
  • Taking the above into consideration, the present inventors conducted device simulations for a FET having a gate length of 1 μm, a source-drain gap of 3 μm and a GaN film thickness of 0.5 μm, assuming that relative permittivity of the substrate there for is 9.3 or 11.5. In a model wherein the relative permittivity of the substrate was 9.3, the resulting cut-off frequency in the saturation region with V[0078] DD=10 V was estimated to be 24.5 GHz. In the other model wherein the relative permittivity of the substrate was 11.5, the cut-off frequency was estimated to be 23.3 GHz, indicating clearly there was a difference of about 5% between these two models. In effect, the operational speed changes by 5% with the direction in which the FET is placed on an A plane sapphire. If the gate electrode, the source and drain electrodes are disposed to lie parallel to the C axis of sapphire, the speed of FET operation increases by about 5%, compared with that of the case in which the lying direction is perpendicular thereto.
  • Next, the results of investigations of the relationship between the layout and the performance of the FET are shown below. When the angle (the deviating angle) forming between the direction along which the gate electrode and the source and drain electrodes of the FET lie and the C axis of the sapphire substrate is taken as α, as shown in FIG. 2([0079] b), the relationship between α and the amount of speed reduction (the amount of speed reduction given by comparison with the speed at α=0) is as shown in the following table.
    TABLE 1
    Deviating Angle Amount of Speed
    α (degree) Reduction (%)
    0 0
    12 0.1
    16 0.2
    20 0.3
  • As, in practice, it is desirable to keep the amount of speed reduction 0.3% or less, in other words, to make the operational speed 99.7% or more of the maximum speed, the deviating angle a with respect to the direction in the layout to provide the maximum speed is preferably set to be 20° or less. [0080]
  • Further, when the sapphire A plane is utilized, the anisotropy of the permittivity exists on the plane for device formation, which results in a difference in signal propagation characteristic between pair-transistors and becomes a factor to cause a distortion in the operational amplifier and the like. The amount of this distortion which is proportional to the square value of sin α has the relationship listed in the following table. [0081]
    TABLE 2
    Deviating Angle Amount of
    α (degree) Distortion (%)
    6 1
    10 3
    30 25
    45 50
    90 100
  • As in practice, it is desirable that the amount of distortion is kept to be preferably 3% or less and more preferably 1% or less, set to be preferably 10° or less and more preferably 6° or less with a view to reducing the amount of distortion. [0082]
  • Accordingly, in the present embodiment, the layout in plane of the FET is set as shown in FIG. 2([0083] b) and an angle α made between the direction along which the gate electrode 16, the source 15 and drain electrodes 16 lie and the direction of the sapphire C axis is set to be within 6°. The direction of the drain current is, therefore, substantially perpendicular to the sapphire C axis. Through this arrangement, a FET with an excellent performance in high-speed operation can be obtained.
  • Further, the structural relationship between a FET of the present embodiment and the pad electrode as well as the substrate is expalned in FIG. 3. Herein, the values of respective parameters are as follows: [0084]
  • S[0085] pad/Sgate is 100;
  • ε[0086] sub is 9.4;
  • ε[0087] epi is approximately 9.0;
  • t[0088] sub is 10 to 100 μm; and
  • t[0089] act is 0.02 to 0.05 μm.
  • As described above, the substrate thickness with which a contribution of the parasitic capacitance due to the pad electrode becomes significant is given by the following Equation (1). [0090] t sub 10 ɛ sub S pad ɛ epi S gate t act ( 1 )
    Figure US20020047113A1-20020425-M00004
  • Taking the above ranges of the parameters into consideration, in an example of the present embodiment, the contribution of the pad electrode parasitic capacitance becomes significant in the range of[0091]
  • t sub≦52 μm.
  • In the present embodiment, the substrate thickness is set to be 10 to 50 μm from the point of view of improving heat radiation characteristic and reducing parasitic capacitances in the direction of the substrate thickness. When the device is formed on a sapphire C plane as the conventional one, with a substrate thickness of this sort, the pad electrode parasitic capacitances cause a problem. In contrast, in the present embodiment, such a problem is solved, because an A plane of sapphire is utilized as a plane for device formation. [0092]
  • EXAMPLES Example 1
  • FIG. 1 shows the structure of an AlGaN/GaN hetero junction FET of the present example. This FET was fabricated by a process which comprises the steps of growing a gallium nitride semiconductor layer upon an A plane sapphire substrate (the basal plane thereof is a (11-20) plane) with a diameter of 8 inches, forming electrodes and so on, and thereafter polishing to a thickness of 30 μm and then breaking into chips. [0093]
  • A manufacturing method was the similar one to that mentioned in DETAILED DESCRIPTION OF THE INVENTION above. An annealing after cleaning of the substrate was performed in oxygen at 1200° C. The growth temperature for a low-temperature buffer layer was set at about 650° C., and for other layers at about 1050° C., respectively. An [0094] epitaxial layer 12 was made to have a structure wherein the following layers were laid in this order: that is
  • an AlN buffer layer (with a thickness of 100 μm); [0095]
  • a GaN layer (with a thickness of 0.5 μm); [0096]
  • a non-doped Al[0097] 0.2Ga0.8N layer (with a thickness of 5 nm);
  • a 4×10[0098] 18 cm−3 Si-doped Al0.2Ga0.8N layer (with a thickness of 15 nm); and
  • a non-doped Al[0099] 0.2Ga0.8N layer (with a thickness of 5 nm).
  • Further, dicing was performed by utilizing (0001) plane and (1-100) plane. [0100]
  • In the present example, the layout in plane of the FET was set, as shown in FIG. 2([0101] a), where directions along which a gate electrode 15, source 15 and drain electrodes 16 lie was substantially parallel to the sapphire C axis. The direction of the drain current is, thus, substantially perpendicular to the sapphire C axis. As the orientation of the C axis within a wafer can be found out beforehand through measurements of X-ray analysis or such, it can be easily recognized by marking its direction with a notch or the like. Further, in mask design, if interconnections between FETs are laid in the direction parallel or perpendicular to that of the FETs, the area of a rectangular chip can be utilized effectively. Further, coplanar lines may be employed for interconnections and, in such a case, it is preferable to adjust impedances by varying spacing between lines, while taking the difference in permittivity into consideration.
  • Further, in a FET of the present example, the values of afore-mentioned parameters were as follows: [0102]
  • S[0103] pad/Sgate is 100;
  • ε[0104] sub is 9.4;
  • ε[0105] epi is approximately 9.0;
  • t[0106] sub is 30 μm; and
  • t[0107] act is 0.05 μm.
  • By substituting the above parameters into the afore-mentioned Equation (1), the range of the substrate thickness where the contribution of the parasitic capacitances due to the pad electrode becomes significant is given by[0108]
  • t sub≦52 μm.
  • In the present example, the substrate thickness was set to be 30 μm with a view of improving heat radiation characteristic and reducing parasitic capacitances in the direction of the substrate thickness. When the device is formed on a sapphire C plane as the conventional one, with a substrate thickness of this sort, the pad electrode parasitic capacitances cause a problem. In contrast with this, in the present example, such a problem is solved, because an A plane of sapphire is utilized as the plane for device formation. [0109]
  • A FET obtained in the present example demonstrated to have excellent productivity, heat radiation characteristic and performance in high speed operation. [0110]
  • Reference Example 1
  • Subjecting a HEMT shown in FIG. 8 to analysis where a GaN based [0111] semiconductor layer 81 is formed upon a sapphire substrate 80 and a source electrode 82, a gate electrode 83 and a drain electrode 84 are formed thereon, the dependences of thermal resistance and surface average temperature on substrate thickness were obtained by simulation. The calculated results are shown in FIG. 7. The thermal resistance and surface average temperature each decrease with decreasing the substrate thickness, and show a marked decrease, especially in the region of thickness of 50 μm or less. These results confirm that, by setting the thickness of the sapphire substrate to be 50 μm or less, a noticeable effect to heat radiation can be attained.
  • Reference Example 2
  • A sapphire substrate with a thickness of 300 μm wherein an A plane was set to be the basal plane and another sapphire substrate with a thickness of 300 μm wherein a C plane was set to be the basal plane were prepared, and, after grinding, close inspection of their aspects were conducted. In the sapphire substrate wherein a C plane was set to be the basal plane, cracks appeared when its thickness became 70 μm or so. In contrast with this, in the sapphire substrate wherein an A plane was set to be the basal plane, cracks did not appear, even when the substrate thickness became as thin as 30 μm, showing nothing abnormal in appearance. [0112]
  • Summary of Disclosure
  • As set forth above, in the present invention, upon an A plane of a single sapphire substrate, a group III nitride semiconductor layer is formed to construct a FET. This makes it possible to provide a good productivity as well as to improve heat radiation characteristic. Further, as the layout in plane of the FET is selected to satisfy a prescribed condition, a good performance in high speed operation can be achieved. [0113]

Claims (3)

What we claim is:
1. A semiconductor device which comprises a group III nitride semiconductor layer formed on a single crystal sapphire substrate, a source electrode and a drain electrode formed apart from each other on the surface of said group III nitride semiconductor layer, and a gate electrode formed between said source electrode and said drain electrode; wherein
said group III nitride semiconductor layer is formed on an A plane of said single crystalline sapphire substrate; and the source electrode, the drain electrode and the gate electrode are formed to lie along a direction which makes an angle within 20° with a C axis of said single crystalline sapphire substrate.
2. A semiconductor device according to claim 1, wherein said group III nitride semiconductor layer comprises an operation layer and an electron supply layer formed thereon, and a two-dimensional electron gas is formed at the interface of these layers.
3. A semiconductor device according to claim 1 or 2, wherein a thickness of said sapphire substrate is 100 μm or less.
US09/940,374 2000-09-01 2001-08-29 Semiconductor device having drain and gate electrodes formed to lie along few degrees of direction in relation to the substrate Expired - Lifetime US6441391B1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2000265783A JP4154558B2 (en) 2000-09-01 2000-09-01 Semiconductor device
JP2000-265783 2000-09-01

Publications (2)

Publication Number Publication Date
US20020047113A1 true US20020047113A1 (en) 2002-04-25
US6441391B1 US6441391B1 (en) 2002-08-27

Family

ID=18752999

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/940,374 Expired - Lifetime US6441391B1 (en) 2000-09-01 2001-08-29 Semiconductor device having drain and gate electrodes formed to lie along few degrees of direction in relation to the substrate

Country Status (2)

Country Link
US (1) US6441391B1 (en)
JP (1) JP4154558B2 (en)

Cited By (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003089696A1 (en) * 2002-04-15 2003-10-30 The Regents Of The University Of California Dislocation reduction in non-polar gallium nitride thin films
US20040238810A1 (en) * 2001-10-26 2004-12-02 Robert Dwilinski Nitride semiconductor laser device and manufacturing method therefor
US20040255840A1 (en) * 2001-06-06 2004-12-23 Robert Dwilinski Method for forming gallium-containing nitride bulk single crystal on heterogenous substrate
US20040261692A1 (en) * 2001-10-26 2004-12-30 Robert Dwilinski Substrate for epitaxy
US20050003632A1 (en) * 2001-09-11 2005-01-06 Masaru Onishi Method for cutting a sapphire substrate for a semiconductor device
US20050214992A1 (en) * 2002-12-16 2005-09-29 The Regents Of The University Of California Fabrication of nonpolar indium gallium nitride thin films, heterostructures and devices by metalorganic chemical vapor deposition
US20050245095A1 (en) * 2002-04-15 2005-11-03 The Regents Of The University Of California Growth of planar reduced dislocation density m-plane gallium nitride by hydride vapor phase epitaxy
US20060008941A1 (en) * 2002-12-16 2006-01-12 Basf Aktiengesellschaft Growth of planar, non-polar a-plane gallium nitride by hydride vapor phase epitaxy
US20060032428A1 (en) * 2002-06-26 2006-02-16 Ammono. Sp. Z.O.O. Process for obtaining of bulk monocrystalline gallium-containing nitride
US20060037530A1 (en) * 2002-12-11 2006-02-23 Ammono Sp. Z O.O. Process for obtaining bulk mono-crystalline gallium-containing nitride
US20060128124A1 (en) * 2002-12-16 2006-06-15 Haskell Benjamin A Growth of reduced dislocation density non-polar gallium nitride by hydride vapor phase epitaxy
US20060138431A1 (en) * 2002-05-17 2006-06-29 Robert Dwilinski Light emitting device structure having nitride bulk single crystal layer
WO2006080413A2 (en) * 2005-01-28 2006-08-03 Toyota Jidosha Kabushiki Kaisha Semiconductor devices
US20070057290A1 (en) * 2005-09-09 2007-03-15 Matsushita Electric Industrial Co., Ltd. Field effect transistor
US20070111488A1 (en) * 2004-05-10 2007-05-17 The Regents Of The University Of California Fabrication of nonpolar indium gallium nitride thin films, heterostructures and devices by metalorganic chemical vapor deposition
US20070184637A1 (en) * 2004-06-03 2007-08-09 The Regents Of The University Of California Growth of planar reduced dislocation density m-plane gallium nitride by hydride vapor phase epitaxy
US7335262B2 (en) 2002-05-17 2008-02-26 Ammono Sp. Z O.O. Apparatus for obtaining a bulk single crystal using supercritical ammonia
US20080113496A1 (en) * 2006-11-15 2008-05-15 The Regents Of The University Of California METHOD FOR HETEROEPITAXIAL GROWTH OF HIGH-QUALITY N-FACE GaN, InN, AND AlN AND THEIR ALLOYS BY METAL ORGANIC CHEMICAL VAPOR DEPOSITION
US20080135853A1 (en) * 2002-04-15 2008-06-12 The Regents Of The University Of California Dislocation reduction in non-polar iii-nitride thin films
US20080156254A1 (en) * 2004-11-26 2008-07-03 Ammono Sp. Z O.O. Nitride Single Crystal Seeded Growth in Supercritical Ammonia with Alkali Metal Ion
US20080203478A1 (en) * 2007-02-23 2008-08-28 Dima Prikhodko High Frequency Switch With Low Loss, Low Harmonics, And Improved Linearity Performance
US20080303032A1 (en) * 2004-06-11 2008-12-11 Robert Dwilinski Bulk Mono-Crystalline Gallium-Containing Nitride and Its Application
US20080311393A1 (en) * 2002-12-11 2008-12-18 Robert Dwilinski Substrate for epitaxy and method of preparing the same
US7589358B2 (en) 2002-05-17 2009-09-15 Ammono Sp. Z O.O. Phosphor single crystal substrate and method for preparing the same, and nitride semiconductor component using the same
US20090246944A1 (en) * 2006-11-15 2009-10-01 The Regents Of The University Of California METHOD FOR HETEROEPITAXIAL GROWTH OF HIGH-QUALITY N-FACE GaN, InN, AND AlN AND THEIR ALLOYS BY METAL ORGANIC CHEMICAL VAPOR DEPOSITION
US20100096678A1 (en) * 2008-10-20 2010-04-22 University Of Dayton Nanostructured barium strontium titanate (bst) thin-film varactors on sapphire
US9000866B2 (en) 2012-06-26 2015-04-07 University Of Dayton Varactor shunt switches with parallel capacitor architecture
CN112310189A (en) * 2019-07-26 2021-02-02 世界先进积体电路股份有限公司 Semiconductor device and method for manufacturing the same
US11251264B2 (en) 2019-10-08 2022-02-15 Vanguard International Semiconductor Corporation Semiconductor device and manufacturing method of the same
TWI768222B (en) * 2019-07-17 2022-06-21 世界先進積體電路股份有限公司 Semiconductor device and manufacturing method of the same

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7892974B2 (en) 2000-04-11 2011-02-22 Cree, Inc. Method of forming vias in silicon carbide and resulting devices and circuits
JP2002076023A (en) * 2000-09-01 2002-03-15 Nec Corp Semiconductor device
JP5020436B2 (en) * 2001-03-09 2012-09-05 新日本製鐵株式会社 Field effect transistor
JP4514584B2 (en) * 2004-11-16 2010-07-28 富士通株式会社 Compound semiconductor device and manufacturing method thereof
US7432531B2 (en) * 2005-02-07 2008-10-07 Matsushita Electric Industrial Co., Ltd. Semiconductor device
JP4917319B2 (en) * 2005-02-07 2012-04-18 パナソニック株式会社 Transistor
JP2008004779A (en) * 2006-06-23 2008-01-10 Matsushita Electric Ind Co Ltd Nitride semiconductor bipolar transistor, and its manufacturing method
JP2008117934A (en) * 2006-11-02 2008-05-22 Nec Corp Semiconductor device
JP4531071B2 (en) 2007-02-20 2010-08-25 富士通株式会社 Compound semiconductor device

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH07201745A (en) 1993-12-28 1995-08-04 Hitachi Cable Ltd Semiconductor wafer and its manufacture
JPH07297495A (en) 1994-04-20 1995-11-10 Toyoda Gosei Co Ltd Gallium nitride compound semiconductor laser diode
JPH0945988A (en) 1995-07-31 1997-02-14 Hitachi Ltd Semiconductor laser element
JP3189877B2 (en) 1997-07-11 2001-07-16 日本電気株式会社 Crystal growth method of low dislocation gallium nitride
JP3988245B2 (en) 1998-03-12 2007-10-10 ソニー株式会社 Nitride III-V compound semiconductor growth method and semiconductor device manufacturing method
JP2000082671A (en) 1998-06-26 2000-03-21 Sony Corp Nitride based iii-v compound semiconductor device and its manufacture

Cited By (78)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7744697B2 (en) 2001-06-06 2010-06-29 Nichia Corporation Bulk monocrystalline gallium nitride
US7422633B2 (en) 2001-06-06 2008-09-09 Ammono Sp. Zo. O. Method of forming gallium-containing nitride bulk single crystal on heterogeneous substrate
US7252712B2 (en) 2001-06-06 2007-08-07 Ammono Sp. Z O.O. Process and apparatus for obtaining bulk monocrystalline gallium-containing nitride
US20040255840A1 (en) * 2001-06-06 2004-12-23 Robert Dwilinski Method for forming gallium-containing nitride bulk single crystal on heterogenous substrate
US7160388B2 (en) 2001-06-06 2007-01-09 Nichia Corporation Process and apparatus for obtaining bulk monocrystalline gallium-containing nitride
US20050003632A1 (en) * 2001-09-11 2005-01-06 Masaru Onishi Method for cutting a sapphire substrate for a semiconductor device
US7420261B2 (en) 2001-10-26 2008-09-02 Ammono Sp. Z O.O. Bulk nitride mono-crystal including substrate for epitaxy
US7132730B2 (en) * 2001-10-26 2006-11-07 Ammono Sp. Z.O.O. Bulk nitride mono-crystal including substrate for epitaxy
US20040238810A1 (en) * 2001-10-26 2004-12-02 Robert Dwilinski Nitride semiconductor laser device and manufacturing method therefor
US7750355B2 (en) 2001-10-26 2010-07-06 Ammono Sp. Z O.O. Light emitting element structure using nitride bulk single crystal layer
US20080108162A1 (en) * 2001-10-26 2008-05-08 Ammono Sp.Zo.O Light-Emitting Device Structure Using Nitride Bulk Single Crystal Layer
US20040251471A1 (en) * 2001-10-26 2004-12-16 Robert Dwilinski Light emitting element structure using nitride bulk single crystal layer
US7935550B2 (en) 2001-10-26 2011-05-03 Ammono Sp. Z O.O. Method of forming light-emitting device using nitride bulk single crystal layer
US7057211B2 (en) 2001-10-26 2006-06-06 Ammono Sp. Zo.O Nitride semiconductor laser device and manufacturing method thereof
US20040261692A1 (en) * 2001-10-26 2004-12-30 Robert Dwilinski Substrate for epitaxy
US7208393B2 (en) 2002-04-15 2007-04-24 The Regents Of The University Of California Growth of planar reduced dislocation density m-plane gallium nitride by hydride vapor phase epitaxy
US8809867B2 (en) 2002-04-15 2014-08-19 The Regents Of The University Of California Dislocation reduction in non-polar III-nitride thin films
US20110229639A1 (en) * 2002-04-15 2011-09-22 The Regents Of The University Of California Non-polar gallium nitride thin films grown by metalorganic chemical vapor deposition
US9039834B2 (en) 2002-04-15 2015-05-26 The Regents Of The University Of California Non-polar gallium nitride thin films grown by metalorganic chemical vapor deposition
US20060278865A1 (en) * 2002-04-15 2006-12-14 Craven Michael D Non-polar (Al,B,In,Ga)N quantum well and heterostructure materials and devices
US8188458B2 (en) 2002-04-15 2012-05-29 The Regents Of The University Of California Non-polar (Al,B,In,Ga)N quantum well and heterostructure materials and devices
US20110204329A1 (en) * 2002-04-15 2011-08-25 The Regents Of The University Of California NON-POLAR (Al,B,In,Ga)N QUANTUM WELL AND HETEROSTRUCTURE MATERIALS AND DEVICES
US7982208B2 (en) 2002-04-15 2011-07-19 The Regents Of The University Of California Non-polar (Al,B,In,Ga)N quantum well and heterostructure materials and devices
WO2003089696A1 (en) * 2002-04-15 2003-10-30 The Regents Of The University Of California Dislocation reduction in non-polar gallium nitride thin films
US20030230235A1 (en) * 2002-04-15 2003-12-18 Craven Michael D. Dislocation reduction in non-polar gallium nitride thin films
US6900070B2 (en) 2002-04-15 2005-05-31 The Regents Of The University Of California Dislocation reduction in non-polar gallium nitride thin films
US20080135853A1 (en) * 2002-04-15 2008-06-12 The Regents Of The University Of California Dislocation reduction in non-polar iii-nitride thin films
US20050245095A1 (en) * 2002-04-15 2005-11-03 The Regents Of The University Of California Growth of planar reduced dislocation density m-plane gallium nitride by hydride vapor phase epitaxy
US7335262B2 (en) 2002-05-17 2008-02-26 Ammono Sp. Z O.O. Apparatus for obtaining a bulk single crystal using supercritical ammonia
US7871843B2 (en) 2002-05-17 2011-01-18 Ammono. Sp. z o.o. Method of preparing light emitting device
US20090315012A1 (en) * 2002-05-17 2009-12-24 Ammono, Sp. Zo.O Light emitting device structure having nitride bulk single crystal layer
US7589358B2 (en) 2002-05-17 2009-09-15 Ammono Sp. Z O.O. Phosphor single crystal substrate and method for preparing the same, and nitride semiconductor component using the same
US20060138431A1 (en) * 2002-05-17 2006-06-29 Robert Dwilinski Light emitting device structure having nitride bulk single crystal layer
US7364619B2 (en) 2002-06-26 2008-04-29 Ammono. Sp. Zo.O. Process for obtaining of bulk monocrystalline gallium-containing nitride
US20060032428A1 (en) * 2002-06-26 2006-02-16 Ammono. Sp. Z.O.O. Process for obtaining of bulk monocrystalline gallium-containing nitride
US7811380B2 (en) 2002-12-11 2010-10-12 Ammono Sp. Z O.O. Process for obtaining bulk mono-crystalline gallium-containing nitride
US8110848B2 (en) 2002-12-11 2012-02-07 Ammono Sp. Z O.O. Substrate for epitaxy and method of preparing the same
US20080311393A1 (en) * 2002-12-11 2008-12-18 Robert Dwilinski Substrate for epitaxy and method of preparing the same
US20060037530A1 (en) * 2002-12-11 2006-02-23 Ammono Sp. Z O.O. Process for obtaining bulk mono-crystalline gallium-containing nitride
US7220658B2 (en) 2002-12-16 2007-05-22 The Regents Of The University Of California Growth of reduced dislocation density non-polar gallium nitride by hydride vapor phase epitaxy
US20090001519A1 (en) * 2002-12-16 2009-01-01 The Regents Of The University Of California Growth of planar, non-polar, group-iii nitride films
US7427555B2 (en) 2002-12-16 2008-09-23 The Regents Of The University Of California Growth of planar, non-polar gallium nitride by hydride vapor phase epitaxy
US20060008941A1 (en) * 2002-12-16 2006-01-12 Basf Aktiengesellschaft Growth of planar, non-polar a-plane gallium nitride by hydride vapor phase epitaxy
US20070126023A1 (en) * 2002-12-16 2007-06-07 The Regents Of The University Of California Growth of reduced dislocation density non-polar gallium nitride
US20050214992A1 (en) * 2002-12-16 2005-09-29 The Regents Of The University Of California Fabrication of nonpolar indium gallium nitride thin films, heterostructures and devices by metalorganic chemical vapor deposition
US7847293B2 (en) 2002-12-16 2010-12-07 The Regents Of The University Of California Growth of reduced dislocation density non-polar gallium nitride
US7186302B2 (en) 2002-12-16 2007-03-06 The Regents Of The University Of California Fabrication of nonpolar indium gallium nitride thin films, heterostructures and devices by metalorganic chemical vapor deposition
US8450192B2 (en) 2002-12-16 2013-05-28 The Regents Of The University Of California Growth of planar, non-polar, group-III nitride films
US20060128124A1 (en) * 2002-12-16 2006-06-15 Haskell Benjamin A Growth of reduced dislocation density non-polar gallium nitride by hydride vapor phase epitaxy
US20070111488A1 (en) * 2004-05-10 2007-05-17 The Regents Of The University Of California Fabrication of nonpolar indium gallium nitride thin films, heterostructures and devices by metalorganic chemical vapor deposition
US8502246B2 (en) 2004-05-10 2013-08-06 The Regents Of The University Of California Fabrication of nonpolar indium gallium nitride thin films, heterostructures and devices by metalorganic chemical vapor deposition
US8882935B2 (en) 2004-05-10 2014-11-11 The Regents Of The University Of California Fabrication of nonpolar indium gallium nitride thin films, heterostructures, and devices by metalorganic chemical vapor deposition
US7504274B2 (en) 2004-05-10 2009-03-17 The Regents Of The University Of California Fabrication of nonpolar indium gallium nitride thin films, heterostructures and devices by metalorganic chemical vapor deposition
US20110193094A1 (en) * 2004-06-03 2011-08-11 The Regents Of The University Of California Growth of planar reduced dislocation density m-plane gallium nitride by hydride vapor phase epitaxy
US7956360B2 (en) 2004-06-03 2011-06-07 The Regents Of The University Of California Growth of planar reduced dislocation density M-plane gallium nitride by hydride vapor phase epitaxy
US20070184637A1 (en) * 2004-06-03 2007-08-09 The Regents Of The University Of California Growth of planar reduced dislocation density m-plane gallium nitride by hydride vapor phase epitaxy
US8398767B2 (en) 2004-06-11 2013-03-19 Ammono S.A. Bulk mono-crystalline gallium-containing nitride and its application
US20080303032A1 (en) * 2004-06-11 2008-12-11 Robert Dwilinski Bulk Mono-Crystalline Gallium-Containing Nitride and Its Application
US7905957B2 (en) 2004-11-26 2011-03-15 Ammono Sp. Z.O.O. Method of obtaining bulk single crystals by seeded growth
US20080156254A1 (en) * 2004-11-26 2008-07-03 Ammono Sp. Z O.O. Nitride Single Crystal Seeded Growth in Supercritical Ammonia with Alkali Metal Ion
US7800130B2 (en) 2005-01-28 2010-09-21 Toyota Jidosha Kabushiki Kaisha Semiconductor devices
US20080149964A1 (en) * 2005-01-28 2008-06-26 Masahiro Sugimoto Semiconductor Devices
WO2006080413A3 (en) * 2005-01-28 2006-10-19 Toyota Motor Co Ltd Semiconductor devices
WO2006080413A2 (en) * 2005-01-28 2006-08-03 Toyota Jidosha Kabushiki Kaisha Semiconductor devices
US20070057290A1 (en) * 2005-09-09 2007-03-15 Matsushita Electric Industrial Co., Ltd. Field effect transistor
US8089096B2 (en) 2005-09-09 2012-01-03 Panasonic Corporation Field effect transistor with main surface including C-axis
US20080113496A1 (en) * 2006-11-15 2008-05-15 The Regents Of The University Of California METHOD FOR HETEROEPITAXIAL GROWTH OF HIGH-QUALITY N-FACE GaN, InN, AND AlN AND THEIR ALLOYS BY METAL ORGANIC CHEMICAL VAPOR DEPOSITION
US8193020B2 (en) 2006-11-15 2012-06-05 The Regents Of The University Of California Method for heteroepitaxial growth of high-quality N-face GaN, InN, and AlN and their alloys by metal organic chemical vapor deposition
US7566580B2 (en) 2006-11-15 2009-07-28 The Regents Of The University Of California Method for heteroepitaxial growth of high-quality N-face GaN, InN, and AIN and their alloys by metal organic chemical vapor deposition
US8455885B2 (en) 2006-11-15 2013-06-04 The Regents Of The University Of California Method for heteroepitaxial growth of high-quality N-face gallium nitride, indium nitride, and aluminum nitride and their alloys by metal organic chemical vapor deposition
US20090246944A1 (en) * 2006-11-15 2009-10-01 The Regents Of The University Of California METHOD FOR HETEROEPITAXIAL GROWTH OF HIGH-QUALITY N-FACE GaN, InN, AND AlN AND THEIR ALLOYS BY METAL ORGANIC CHEMICAL VAPOR DEPOSITION
US20080203478A1 (en) * 2007-02-23 2008-08-28 Dima Prikhodko High Frequency Switch With Low Loss, Low Harmonics, And Improved Linearity Performance
US20100096678A1 (en) * 2008-10-20 2010-04-22 University Of Dayton Nanostructured barium strontium titanate (bst) thin-film varactors on sapphire
EP2180541A1 (en) * 2008-10-20 2010-04-28 The University Of Dayton Nanostructured barium strontium titanate (BST) thin-film varactors on sapphire
US9000866B2 (en) 2012-06-26 2015-04-07 University Of Dayton Varactor shunt switches with parallel capacitor architecture
TWI768222B (en) * 2019-07-17 2022-06-21 世界先進積體電路股份有限公司 Semiconductor device and manufacturing method of the same
CN112310189A (en) * 2019-07-26 2021-02-02 世界先进积体电路股份有限公司 Semiconductor device and method for manufacturing the same
US11251264B2 (en) 2019-10-08 2022-02-15 Vanguard International Semiconductor Corporation Semiconductor device and manufacturing method of the same

Also Published As

Publication number Publication date
US6441391B1 (en) 2002-08-27
JP2002076329A (en) 2002-03-15
JP4154558B2 (en) 2008-09-24

Similar Documents

Publication Publication Date Title
US6441391B1 (en) Semiconductor device having drain and gate electrodes formed to lie along few degrees of direction in relation to the substrate
US6765241B2 (en) Group III nitride semiconductor device of field effect transistor type having reduced parasitic capacitances
US6177685B1 (en) Nitride-type III-V HEMT having an InN 2DEG channel layer
US6534801B2 (en) GaN-based high electron mobility transistor
US7550784B2 (en) Nitride-based transistors and methods of fabrication thereof using non-etched contact recesses
KR101350092B1 (en) Compound semiconductor device and method for manufacturing the same
JP4530171B2 (en) Semiconductor device
CN104952709B (en) III-nitride device and the method for forming III-nitride device
US7585706B2 (en) Method of fabricating a semiconductor device
US20050145851A1 (en) Gallium nitride material structures including isolation regions and methods
US8653561B2 (en) III-nitride semiconductor electronic device, and method of fabricating III-nitride semiconductor electronic device
US20020017696A1 (en) Semiconductor device with schottky electrode having high schottky barrier
US20080176366A1 (en) Method for fabricating AIGaN/GaN-HEMT using selective regrowth
US20040155260A1 (en) High electron mobility devices
US20070194295A1 (en) Semiconductor device of Group III nitride semiconductor having oxide protective insulating film formed on part of the active region
Wang et al. Improvement of power performance of GaN HEMT by using quaternary InAlGaN barrier
Osipov et al. Local 2DEG density control in heterostructures of piezoelectric materials and its application in GaN HEMT fabrication technology
US8283700B2 (en) Field effect transistor and manufacturing method thereof
Bennett et al. Materials growth for InAs high electron mobility transistors and circuits
US8524550B2 (en) Method of manufacturing semiconductor device and semiconductor device
Galiev et al. Metamorphic nanoheterostructures for millimeter-wave electronics
JP7345464B2 (en) Semiconductor equipment and high frequency modules
Piotrowska et al. Manufacturing Microwave AlGaN/GaN High Electron Mobility Transistors (HEMTs) on Truly Bulk Semi-Insulating GaN Substrates
Aigo et al. Fabrication of power MESFETs/Si with a reduced parasitic capacitance
Wang et al. Heteroepitaxial In0. 1Ga0. 9As metal‐semiconductor field‐effect transistors fabricated on GaAs and Si substrates

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEC CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:OHNO, YASUO;HAYAMA, NOBUYUKI;KASAHARA, KENSUKE;AND OTHERS;REEL/FRAME:012128/0550

Effective date: 20010822

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12