US20010045595A1 - Ferroelectric memory transistor with resistively coupled floating gate - Google Patents

Ferroelectric memory transistor with resistively coupled floating gate Download PDF

Info

Publication number
US20010045595A1
US20010045595A1 US09/425,243 US42524399A US2001045595A1 US 20010045595 A1 US20010045595 A1 US 20010045595A1 US 42524399 A US42524399 A US 42524399A US 2001045595 A1 US2001045595 A1 US 2001045595A1
Authority
US
United States
Prior art keywords
potential
floating gate
layer
initial
field effect
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/425,243
Inventor
Charles Thomas Black
Jeffrey John Welser
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/425,243 priority Critical patent/US20010045595A1/en
Publication of US20010045595A1 publication Critical patent/US20010045595A1/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/788Field effect transistors with field effect produced by an insulated gate with floating gate
    • H01L29/7881Programmable transistors with only two possible levels of programmation
    • H01L29/7883Programmable transistors with only two possible levels of programmation charging by tunnelling of carriers, e.g. Fowler-Nordheim tunnelling
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/78391Field effect transistors with field effect produced by an insulated gate the gate comprising a layer which is used for its ferroelectric properties
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/22Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
    • G11C11/223Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements using MOS with ferroelectric gate insulating film

Definitions

  • FET's have uses throughout the microelectronics field, a major application is in memory cells for storage of data.
  • memory cells are currently formed in semiconductor materials such as silicon by a combination of an FET transistor and a capacitor which may, for example, be deep-etched into the silicon nearby and can store electric charge.
  • DRAM's Dynamic Random Access Memory
  • SRAM's static Random Access Memory
  • FIG. 1 illustrates the operating principle of a ferroelectric memory transistor.
  • the device 1 is essentially a MOSFET with a piece of ferroelectric material 2 positioned somewhere above the Si channel 3 c between source 3 s and drain 3 d .
  • a read voltage V gs applied to the gate 5 induces an inversion layer in the transistor channel. If a voltage bias is placed across the source-drain, a current will flow through the transistor.
  • FIG. 1( b ) illustrates the operating principle of a ferroelectric memory transistor.
  • the ferroelectric is polarized differently, the same read voltage V gs applied to the gate does not induce an inversion layer for conduction in the channel 3 c , and so little current flows.
  • the threshold voltage of the transistor is thus controlled via the direction of ferroelectric polarization.
  • the ferroelectric material is either placed directly on the Si transistor channel (as described in Rost et al, in Appl. Phys. Lett. 59, 3654, 1991 and in Sugubuchi et al., in J. Appl. Phys. 46, 2877, 1975), or alternatively on a dielectric layer which itself covers the channel (for example, see Chen et al in Appl. Phys. Lett. 69, 3275, 1996, Tokumitsu et al in IEEE Electron Device Letters 18, 160, 1997, Yu et al at Appl. Phys. Lett.
  • the source region and the drain region are at an initial first potential and the aforesaid floating gate layer is at an initial second potential. Due to the resistive coupling, the potential of the floating gate will approach that of the source/drain region.
  • the amount of time required as measured by a “characteristic time” defined to be the time required for said floating gate layer to change its potential from said initial second potential to a value halfway between said first potential and said initial second potential, can be varied by the amount of resistance, and will be determined by the desired application. If the FET is to be used as an EEPROM device, the time should be less than about 1 second.
  • the characteristic time be less than about 1 millisecond.
  • the layer of SiO 2 should have a thickness of no more than 40 Angstroms, or even 15 Angstroms, in order to permit direct quantum-mechanical electron tunnelling as aforesaid.
  • the ferroelectric layer itself may be composed of any available ferroelectric material, including, for example, LiNbO 3 , BaTiO 3 , PbTiO 3 , Bi 3 Ti 4 O 12 , SrBi 2 TaO 9 , SrBi 2 Ta x Nb 1 ⁇ x O 9 , and PbZr x Ti 1 ⁇ x O 3 .
  • FIG. 2 is a crossectional view of the prior art ferroelectric FET transistor with a floating gate, along with a corresponding schematic circuit diagram thereof.
  • FIG. 3 is a crossectional view of a ferroelectric FET transistor in accordance with the present invention, along with a corresponding schematic circuit diagram thereof.
  • FIG. 4 is a schematic circuit diagram of a memory cell utilizing an FET transistor in accordance with the present invention.
  • FIG. 5 is graph that illustrates the relationship of the floating gate voltage with time elapsed after the gate voltage is applied, for both a positive and a negative polarization of the ferroelectric layer in a FET transistor according to the present invention.
  • FIG. 6 is a graph (based on Rana et al, Appl. Phys. Lett. 69, 1104, 1996) that illustrates the relationship between current density and gate voltage for SiO 2 resistor layers of several thicknesses in FET transistors constructed in accordance with the present invention.
  • FIG. 3 illustrates the ferroelectric memory transistor according to the present invention, in partly schematic form.
  • the floating gate of this device is both capacitively and resistively coupled to the Si channel. Different ways for accomplishing this will be described hereinafter. As will be shown, this transistor is both readable and writable at high speeds and with low voltages.
  • V gs When a voltage V gs is applied to the gate 5 of this device, V gs is initially divided between the ferroelectric capacitor and the oxide capacitor, so that the floating gate potential V FG is raised to a fraction of the total applied voltage:
  • V FG ( C FE V gs + ⁇ P )/( C FE +C OX )
  • C FE and C OX are the capacitances of the ferroelectric and oxide capacitors respectively
  • V gs is the voltage applied to the gate
  • ⁇ P is the change in ferroelectric polarization on applying the voltage to the gate.
  • the voltage across the ferroelectric is:
  • T the characteristic time, for the floating gate potential to change, is defined as follows: when a voltage V gs is applied to the gate electrode 5 , then T is the time it takes for the floating-gate potential to change from its initial value (just after the voltage is applied to the gate) to halfway between its initial value and the source/drain potential (V s/d ).
  • V s/d the source/drain voltage
  • V gs the floating-gate voltage
  • V FG the floating-gate voltage
  • T the time required for V FG to decay halfway to V s/d .
  • the requirements on T will depend on device application. For DRAM applications, it is desirable to have T on the order of 10 nanoseconds, and generally less than 100 ns. For Flash memory, T can be on the order of 100 ns, and generally less than 1 millisecond. On the other hand, EEPROM devices can be slow, with a T on the order of 1 second, and still be useful.
  • Reading the information in the inventive cell can be carried out in the following way:
  • the potential of the floating gate V FG is initially given by Equation (1).
  • Equation (1) shows, this potential differs depending on the initial polarization state of the ferroelectric 2 (i.e. depending on the information that was stored in the cell).
  • the transistor source and drain have been suitably biased prior to device reading, current I d will flow through the transistor.
  • the magnitude of the current I d through the transistor is mainly controlled by the floating gate potential, V FG .
  • FIG. 5 illustrates the drop in floating-gate potential after a read pulse. As shown in FIG. 5, the time it takes for the floating-gate potential, V FG , to drop is different depending on the polarization state of the ferroelectric. Therefore, the state of the memory cell can be read by measuring how much current flows through the device during a read pulse.
  • the floating gate 7 is resistively coupled to the transistor channel using either a fabricated resistor, or a very thin SiO 2 layer.
  • SiO 2 layers less than 40 Angstroms thick electrons can move through the insulator via direct quantum mechanical tunneling. This type of tunneling process does not degrade the thin oxide, and therefore does not shorten the device lifetime.
  • FIG. 6 plots current-voltage curves for thin oxide layers ( ⁇ about 35 Angstroms) as a function of voltage (see Rana et al, supra).
  • the transistor can include a fabricated resistor 9 between floating gate 7 and source 3 s (and/or drain 3 d ) as shown in FIG. 7. Although slightly complicating the fabrication process, this geometry would allow the device to have a slightly thicker SiO 2 layer (which would be more robust). It would also allow a finer control of the floating gate coupling resistance.
  • the ferroelectric memory FET described herein offers significant advantages over existing non-volatile memory technologies, including all other proposed ferroelectric memory transistor designs. Because of the resistive coupling of floating gate to transistor channel, the memory can be both read and written using low voltages, and with speeds approaching that of DRAM. Because the memory cell consists of only a single transistor, memory can be very highly integrated. Finally, this device is attractive from a processing standpoint as well.
  • the ferroelectric material is deposited onto a planar, metallic substrate, which alleviates step coverage and interface issues. Also, the ferroelectric thickness is not a critical device dimension, meaning that the ferroelectric film can be kept relatively thick in order to reduce leakage currents.

Abstract

The present invention proposes a new type of single-transistor memory device, which stores information using the polarization of a ferroelectric material. The device is a floating-gate FET, with a ferroelectric material positioned between the gate and the floating gate, and a resistance, preferably in the form of a thin SiO2 dielectric between the floating gate and the transistor channel. Unlike previous designs, in this device the floating gate is both capacitively and resistively coupled to the transistor channel, which enables the device to be both read and written using low voltages. This device offers significant advantages for operation at low voltages and at high speeds, for repeated cycling of over 1010 times, since device durability is limited by the ferroelectric endurance rather than oxide breakdown, and for integration at gigabit densities.

Description

    FIELD OF THE INVENTION
  • This invention relates to microelectronics, and in particular to field effect transistors (FET's) that have a source, a drain, a channel therebetween, a floating gate over the channel, a ferroelectric material over the floating gate and a gate electrode over the ferroelectric material. This novel FET has particular application in high speed, high density computer memories. [0001]
  • BACKGROUND OF THE INVENTION
  • While FET's have uses throughout the microelectronics field, a major application is in memory cells for storage of data. According to standard industry practice, memory cells are currently formed in semiconductor materials such as silicon by a combination of an FET transistor and a capacitor which may, for example, be deep-etched into the silicon nearby and can store electric charge. While such memory cells, when combined to form DRAM's (Dynamic Random Access Memory) and SRAM's (static Random Access Memory), now dominate fast-access data storage in computer systems, they have a major drawback—they lose all their information when the power is removed. As a result, there has been a very strong interest in creating nonvolatile memory for low power applications. As is well known, FET's are also used in EEPROM, Flash memory and other non-volatile memory applications. [0002]
  • Single-transistor memory cells using ferroelectric materials were first proposed in the 1960's and have been pursued since the early 1970's. These materials provide a means for nonvolatile information storage because of the inherent stability of the two ferroelectric polarization states. It is thought that the polarization charge of a ferroelectric material could be used to change the surface conductivity of a semiconductor material. In effect, such ferroelectric FET's would store information using the polarization direction, rather than using an excess electron charge on a capacitor or a floating gate—the current industry standard for memory cells. Because of their non volatility and their fast switching speeds (<1 ns), ferroelectrics have become attractive candidates for future generations of DRAM. Recently, several designs for ferroelectric memory transistors have been proposed that have significant shortcomings which limit their effectiveness for low-voltage, high-speed, high-density (i.e. DRAM-like) memory applications. [0003]
  • FIG. 1 (prior art) illustrates the operating principle of a ferroelectric memory transistor. The [0004] device 1 is essentially a MOSFET with a piece of ferroelectric material 2 positioned somewhere above the Si channel 3 c between source 3 s and drain 3 d. When the ferroelectric is polarized in one direction 4 (“downward” as depicted in FIG. 1(a)), a read voltage Vgs applied to the gate 5 induces an inversion layer in the transistor channel. If a voltage bias is placed across the source-drain, a current will flow through the transistor. A different case is shown in prior art FIG. 1(b), where the ferroelectric is polarized in the opposite direction 6. Because the ferroelectric is polarized differently, the same read voltage Vgs applied to the gate does not induce an inversion layer for conduction in the channel 3 c, and so little current flows. The threshold voltage of the transistor is thus controlled via the direction of ferroelectric polarization. An attractive feature of this type of device is that information is stored in the polarization state of the ferroelectric, and so the information remains undisturbed when power is removed from the device.
  • Attempts to reduce this principle to practice have followed two main avenues. In the first design, the ferroelectric material is either placed directly on the Si transistor channel (as described in Rost et al, in Appl. Phys. Lett. 59, 3654, 1991 and in Sugubuchi et al., in J. Appl. Phys. 46, 2877, 1975), or alternatively on a dielectric layer which itself covers the channel (for example, see Chen et al in Appl. Phys. Lett. 69, 3275, 1996, Tokumitsu et al in IEEE Electron Device Letters 18, 160, 1997, Yu et al at Appl. Phys. Lett. 70, 490, 1997, and Hirai et al at Jpn. J. Appl. Phys. 33, 5219, 1994). This device geometry results in a strong electrostatic coupling between the top gate and the channel. Although this device design has several attractive features, it suffers severe fabrication difficulties, including diffusion of the ferroelectric into the Si channel, and uncontrolled formation of thin SiO[0005] 2 layers at the Si/ferroelectric interface during thermal treatments. As a result of problems introduced by these fabrication issues, devices of this type have shown slow switching speeds (see Tokumitsu et al, supra, and Sugibuchi et al, supra), high operating voltages (see Chen et al, supra, Tokumitsu et al, supra, Rost et al, supra, and Sugibuchi et al, supra), and poor memory retention characteristics (see Yu et al, supra, and Hirai et al, supra).
  • FIG. 2 (prior art) shows a second (and more promising) design of a ferroelectric FET for use in memory applications, as described in Chen et al, supra, Nakamura et al at IEDM, 68, 1995, and in U.S. Pat. No. 5,365,094, issued Nov. 15, 1994 to H. Takasu). In this device, an electrically conducting (e.g. metal) floating [0006] gate 7 is inserted between the ferroelectric film 2 and a bottom gate insulator 8 (which is typically SiO2). From a fabrication standpoint, this device is attractive because the ferroelectric is separated from the Si channel by both the floating gate and a SiO2 layer. A suitable floating gate material (e.g. Pt or Ir) can be used to prevent diffusion of the ferroelectric material into the channel.
  • A main drawback of this type of structure is the high voltage required for changing the polarization of the ferroelectric. By adding the SiO[0007] 2 and floating gate layers to the gate stack, the ferroelectric becomes much more weakly coupled to the Si channel. For a given voltage applied to the gate only a fraction of Vgs is applied across the ferroelectric (and thus only a fraction of the applied voltage is available for writing the cell). Ferroelectric materials have large dielectric constants (typically between about 100-500) compared to SiO2 (about 3.9), which means that to sustain a reasonable voltage across the ferroelectric, a significantly higher voltage must be applied to the gate. In general the voltage required to write information to this device is much larger than that necessary for reading. All devices of this type built to date use operating voltages in excess of 5 V (see Chen et al, supra, and U.S. Pat. No. 5,365,094), while for high-density memory applications, the maximum operating voltages should be less than 3V.
  • One interesting proposal has been to use a high-dielectric constant material (such as barium strontium titanate) in place of the SiO[0008] 2 layer 8, to more closely match the dielectric constants of the two insulators in the gate stack (see Tokumitsu et al, supra, and U.S. Pat. No. 5,365,094). This would enable the memory device to function at lower voltages, although it introduces problems in fabrication similar to those discussed above with regard to the first type of ferroelectric FET design. Even with more closely matched dielectrics however, it is still impossible to use the entire gate voltage Vgs for writing the memory cell.
  • SUMMARY OF THE INVENTION
  • The present invention therefore provides a field effect transistor comprising a source region and a drain region formed in a semiconductor material, a channel region disposed between said source region and said drain region, an insulating layer of electrically insulating material disposed over said channel region, a floating gate layer of electrically conducting material disposed over said insulating layer, a layer of electrically nonconducting ferroelectric material disposed over said floating gate layer, a gate electrode overlying said layer of ferroelectric material, and an electrical resistor for resistively coupling said floating gate layer to at least one of said source region, drain region, and channel region. [0009]
  • According to a preferred embodiment of the invention, the aforesaid electrical resistor comprises the aforesaid insulating layer, which is disposed between the channel region and the floating gate layer; to serve as an electrical resistor, the aforesaid layer of insulator is made sufficiently thin to exhibit electrical resistance by acting as a quantum-mechanical tunnel barrier, permitting electron tunnelling through said layer. For example, the semiconductor material can be silicon and the aforesaid insulating material is preferably SiO[0010] 2.
  • When a voltage is applied to the aforesaid gate electrode, then the source region and the drain region are at an initial first potential and the aforesaid floating gate layer is at an initial second potential. Due to the resistive coupling, the potential of the floating gate will approach that of the source/drain region. The amount of time required, as measured by a “characteristic time” defined to be the time required for said floating gate layer to change its potential from said initial second potential to a value halfway between said first potential and said initial second potential, can be varied by the amount of resistance, and will be determined by the desired application. If the FET is to be used as an EEPROM device, the time should be less than about 1 second. [0011]
  • For use in Flash memory devices, it is preferable that the characteristic time be less than about 1 millisecond. [0012]
  • For use in DRAM memory devices, it is preferable to select the characteristic time to be is less than about 100 nanoseconds, and desirably less than 10 nanoseconds. [0013]
  • Preferably, for DRAM applications, the layer of SiO[0014] 2 should have a thickness of no more than 40 Angstroms, or even 15 Angstroms, in order to permit direct quantum-mechanical electron tunnelling as aforesaid.
  • According to another preferred embodiment, the aforesaid transistor may have a fabricated resistor coupled to at least one member of the group consisting of said source region, said drain region, and said channel region. Preferably, the fabricated resistor is composed of doped polysilicon and coupled to at least one member of the group consisting of said source region, said drain region, and said channel region. [0015]
  • The ferroelectric layer itself may be composed of any available ferroelectric material, including, for example, LiNbO[0016] 3, BaTiO3, PbTiO3, Bi3Ti4O12, SrBi2TaO9, SrBi2TaxNb1−xO9, and PbZrxTi1−xO3.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention will be understood more fully with reference to the detailed description herein, when taken together with the accompanying drawings, wherein: [0017]
  • FIGS. 1[0018] a and 1 b illustrate the operating principles of a ferroelectric transistor in accordance with the prior art.
  • FIG. 2 is a crossectional view of the prior art ferroelectric FET transistor with a floating gate, along with a corresponding schematic circuit diagram thereof. [0019]
  • FIG. 3 is a crossectional view of a ferroelectric FET transistor in accordance with the present invention, along with a corresponding schematic circuit diagram thereof. [0020]
  • FIG. 4 is a schematic circuit diagram of a memory cell utilizing an FET transistor in accordance with the present invention. [0021]
  • FIG. 5 is graph that illustrates the relationship of the floating gate voltage with time elapsed after the gate voltage is applied, for both a positive and a negative polarization of the ferroelectric layer in a FET transistor according to the present invention. [0022]
  • FIG. 6 is a graph (based on Rana et al, Appl. Phys. Lett. 69, 1104, 1996) that illustrates the relationship between current density and gate voltage for SiO[0023] 2 resistor layers of several thicknesses in FET transistors constructed in accordance with the present invention.
  • FIG. 7 is a cross-sectional view of a FET transistor constructed in accordance with a second embodiment of the invention, using a fabricated resistor to connect the floating gate to the source and drain regions.[0024]
  • DETAILED DESCRIPTION OF THE INVENTION
  • FIG. 3 illustrates the ferroelectric memory transistor according to the present invention, in partly schematic form. In contrast to the designs discussed previously, the floating gate of this device is both capacitively and resistively coupled to the Si channel. Different ways for accomplishing this will be described hereinafter. As will be shown, this transistor is both readable and writable at high speeds and with low voltages. [0025]
  • When a voltage V[0026] gs is applied to the gate 5 of this device, Vgs is initially divided between the ferroelectric capacitor and the oxide capacitor, so that the floating gate potential VFG is raised to a fraction of the total applied voltage:
  • V FG=(C FE V gs +ΔP)/(C FE +C OX)
  • where C[0027] FE and COX are the capacitances of the ferroelectric and oxide capacitors respectively, Vgs is the voltage applied to the gate, and ΔP is the change in ferroelectric polarization on applying the voltage to the gate. The voltage across the ferroelectric is:
  • V FE =V gs −V FG=(C OX V gs −ΔP)/(C FE +C OX)
  • Because of the resistive coupling between floating [0028] gate 7 and channel 3 c (denoted by a resistance ROX), the floating gate potential does not stay fixed. In response to an applied voltage, charge flows through the resistor, bringing the floating-gate potential to that of the source/drain. After a certain amount of time, the entire voltage Vgs is dropped across the ferroelectric 2, and can thus be used to change the polarization state of ferroelectric 2. Unlike previous device designs, the full gate amplitude can be used to write the device.
  • The time it takes for the floating-gate potential to change depends on intrinsic device characteristics such as the coupling resistance between floating [0029] gate 7 and all of the channel, source and drain, the capacitance of the ferroelectric capacitor, and the polarization state of the ferroelectric 2. For the purposes of this discussion, the characteristic time, T, for the floating gate potential to change, is defined as follows: when a voltage Vgs is applied to the gate electrode 5, then T is the time it takes for the floating-gate potential to change from its initial value (just after the voltage is applied to the gate) to halfway between its initial value and the source/drain potential (Vs/d).
  • For example, information can be written to the device according to the following scenario. First, the source/drain voltage (V[0030] s/d) is set to zero, and 3 Volts are applied to the gate electrode as Vgs. Immediately after Vgs is applied, the floating-gate voltage (VFG) rises to a maximum value (between 0 and 3 V) given by Equation (1). As time passes, VFG decreases toward Vs/d=0V. We define T as the time required for VFG to decay halfway to Vs/d. As will be understood, the requirements on T will depend on device application. For DRAM applications, it is desirable to have T on the order of 10 nanoseconds, and generally less than 100 ns. For Flash memory, T can be on the order of 100 ns, and generally less than 1 millisecond. On the other hand, EEPROM devices can be slow, with a T on the order of 1 second, and still be useful.
  • Reading the information in the inventive cell can be carried out in the following way: When a read voltage pulse is applied to the [0031] gate 5, the potential of the floating gate VFG is initially given by Equation (1). As Equation (1) shows, this potential differs depending on the initial polarization state of the ferroelectric 2 (i.e. depending on the information that was stored in the cell). As shown schematically in FIG. 4, if the transistor source and drain have been suitably biased prior to device reading, current Id will flow through the transistor. The magnitude of the current Id through the transistor is mainly controlled by the floating gate potential, VFG. As described hereinabove, because of the resistive coupling between floating gate 7 and source/drain/channel 3 s/3 d/3 c, the floating-gate potential VFG changes over a characteristic time T. When the floating-gate potential, VFG, approaches Vs/d, the transistor turns off. FIG. 5 illustrates the drop in floating-gate potential after a read pulse. As shown in FIG. 5, the time it takes for the floating-gate potential, VFG, to drop is different depending on the polarization state of the ferroelectric. Therefore, the state of the memory cell can be read by measuring how much current flows through the device during a read pulse.
  • The floating [0032] gate 7 is resistively coupled to the transistor channel using either a fabricated resistor, or a very thin SiO2 layer. For SiO2 layers less than 40 Angstroms thick, electrons can move through the insulator via direct quantum mechanical tunneling. This type of tunneling process does not degrade the thin oxide, and therefore does not shorten the device lifetime. FIG. 6 plots current-voltage curves for thin oxide layers (<about 35 Angstroms) as a function of voltage (see Rana et al, supra).
  • Using these curves to extract oxide resistances per unit area, device switching speeds on the order of 200 ns for a 15 Angstrom oxide, and <20 ns for a 12.5 Angstrom oxide can be calculated. (These numbers are estimated assuming a ferroelectric dielectric constant of 500, and a ferroelectric thickness of 3000 Angstroms.) These device switching speeds are much faster than the speeds of existing non-volatile memories, and can approach DRAM speeds using extremely thin oxides and suitable (low dielectric constant) ferroelectrics such as described in U.S. Pat. No. 5,365,094, supra, and in Rost et al, supra. [0033]
  • As an alternative to a very thin SiO[0034] 2 layer for the resistive coupling between gate and channel, the transistor can include a fabricated resistor 9 between floating gate 7 and source 3 s (and/or drain 3 d) as shown in FIG. 7. Although slightly complicating the fabrication process, this geometry would allow the device to have a slightly thicker SiO2 layer (which would be more robust). It would also allow a finer control of the floating gate coupling resistance.
  • The ferroelectric memory FET described herein offers significant advantages over existing non-volatile memory technologies, including all other proposed ferroelectric memory transistor designs. Because of the resistive coupling of floating gate to transistor channel, the memory can be both read and written using low voltages, and with speeds approaching that of DRAM. Because the memory cell consists of only a single transistor, memory can be very highly integrated. Finally, this device is attractive from a processing standpoint as well. The ferroelectric material is deposited onto a planar, metallic substrate, which alleviates step coverage and interface issues. Also, the ferroelectric thickness is not a critical device dimension, meaning that the ferroelectric film can be kept relatively thick in order to reduce leakage currents. [0035]
  • Although the invention has been described with reference to an FET transistor for use with nonvolatile memory applications, other applications of the inventive concepts disclosed herein will be apparent to those skilled in the art. Accordingly, it is intended that all such applications of the invention be encompassed by the claims that follow. [0036]

Claims (11)

What is claimed is:
1. A field effect transistor comprising a source region and a drain region formed in a semiconductor material, a channel region disposed between said source region and said drain region, an insulating layer of electrically insulating material disposed over said channel region, a floating gate layer of electrically conducting material disposed over said insulating layer, a layer of electrically nonconducting ferroelectric material disposed over said floating gate layer, a gate electrode overlying said layer of ferroelectric material, and an electrical resistor for resistively coupling said floating gate layer to at least one of said source region, drain region, and channel region.
2. A field effect transistor as set forth in
claim 1
, wherein said electrical resistor comprises said insulating layer, said insulating layer being comprised of electrically insulating material disposed between said channel region and said floating gate layer, and wherein said insulating layer is sufficiently thin to exhibit electrical resistance by permitting electron tunnelling through said layer).
3. A field effect transistor as set forth in
claim 2
, wherein said semiconductor material is silicon and said electrically insulating material is SiO2.
4. A field effect transistor as set forth in
claim 1
,
2
, or 3, wherein, when a voltage is applied to said gate electrode then said source region and said drain region are at an initial first potential and said floating gate layer is at an initial second potential, and wherein the time required for said floating gate layer to change its potential from said initial second potential to a value halfway between said first potential and said initial second potential is less than about 1 second.
5. A field effect transistor as set forth in
claim 1
,
2
, or 3, wherein, when a voltage is applied to said gate electrode then said source region and said drain region are at an initial first potential and said floating gate layer is at an initial second potential, and wherein the time required for said floating gate layer to change its potential from said initial second potential to a value halfway between said first potential and said initial second potential is less than about 1 millisecond.
6. A field effect transistor as set forth in
claim 1
,
2
, or 3, wherein, when a voltage is applied to said gate electrode then said source region and said drain region are at an initial first potential and said floating gate layer is at an initial second potential, and wherein the time required for said floating gate layer to change its potential from said initial second potential to a value halfway between said first potential and said initial second potential is less than about 100 nanoseconds.
7. A field effect transistor as set forth in
claim 3
, the insulating layer of SiO2 having a thickness of no more than 40 Angstroms.
8. A field effect transistor as set forth in
claim 3
, the insulating layer of SiO2 having a thickness of no more than 15 Angstroms.
9. A field effect transistor as set forth in
claim 1
,
2
, or 3, said resistor being a fabricated resistor coupled to at least one member of the group consisting of said source region, said drain region, and said channel region.
10. A field effect transistor as set forth in
claim 1
,
2
, or 3, said resistor being a fabricated resistor composed of doped polysilicon and coupled to at least one member of the group consisting of said source region, said drain region, and said channel region.
11. A field effect transistor as set forth in
claim 1
,
2
, or 3, wherein the ferroelectric layer is composed of one of LiNbO3, BaTiO3, PbTiO3, Bi3Ti4O12, SrBi2TaO9, SrBi2TaxNb1−xO9, and PbZrxTi1−xO3.
US09/425,243 1997-09-15 1999-10-25 Ferroelectric memory transistor with resistively coupled floating gate Abandoned US20010045595A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/425,243 US20010045595A1 (en) 1997-09-15 1999-10-25 Ferroelectric memory transistor with resistively coupled floating gate

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/929,878 US6069381A (en) 1997-09-15 1997-09-15 Ferroelectric memory transistor with resistively coupled floating gate
US09/425,243 US20010045595A1 (en) 1997-09-15 1999-10-25 Ferroelectric memory transistor with resistively coupled floating gate

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/929,878 Division US6069381A (en) 1997-09-15 1997-09-15 Ferroelectric memory transistor with resistively coupled floating gate

Publications (1)

Publication Number Publication Date
US20010045595A1 true US20010045595A1 (en) 2001-11-29

Family

ID=25458627

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/929,878 Expired - Lifetime US6069381A (en) 1997-09-15 1997-09-15 Ferroelectric memory transistor with resistively coupled floating gate
US09/425,243 Abandoned US20010045595A1 (en) 1997-09-15 1999-10-25 Ferroelectric memory transistor with resistively coupled floating gate

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/929,878 Expired - Lifetime US6069381A (en) 1997-09-15 1997-09-15 Ferroelectric memory transistor with resistively coupled floating gate

Country Status (6)

Country Link
US (2) US6069381A (en)
JP (1) JP3287460B2 (en)
KR (1) KR100276850B1 (en)
CN (1) CN1147001C (en)
SG (1) SG71152A1 (en)
TW (1) TW425720B (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040036111A1 (en) * 2002-03-26 2004-02-26 Matsushita Electric Industrial Co., Ltd. Semiconductor device and a fabrication method thereof
GB2395065A (en) * 2002-10-30 2004-05-12 Toumaz Technology Ltd Floating gate transistors
US20070090413A1 (en) * 2005-10-24 2007-04-26 Hynix Semiconductor Inc. Nonvolatile ferroelectric memory device and method thereof
US8228730B2 (en) 2010-08-31 2012-07-24 Micron Technology, Inc. Memory cell structures and methods
US20130119340A1 (en) * 2011-11-15 2013-05-16 National Chiao Tung University Multi-bit resistive-switching memory cell and array
TWI485706B (en) * 2013-02-07 2015-05-21 Winbond Electronics Corp Resistive memory and memory cell thereof
CN105762178A (en) * 2016-03-04 2016-07-13 西安电子科技大学 Ferroelectric field effect transistor based on GeSn material, and preparation method for ferroelectric field effect transistor
US11557663B2 (en) * 2017-08-29 2023-01-17 International Business Machines Corporation Twin gate tunnel field-effect transistor (FET)

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6274900B1 (en) 1998-01-05 2001-08-14 Texas Instruments Incorporated Semiconductor device architectures including UV transmissive nitride layers
DE19851866C1 (en) 1998-11-10 2000-03-23 Siemens Ag Nonvolatile memory array has series-connected selection and storage transistors and a ferroelectric capacitor connected between a selection transistor connection and a storage transistor control electrode
DE19854418C2 (en) 1998-11-25 2002-04-25 Infineon Technologies Ag Semiconductor component with at least one capacitor and method for its production
JP4212079B2 (en) * 2000-01-11 2009-01-21 ローム株式会社 Display device and driving method thereof
JP2001358310A (en) * 2000-06-12 2001-12-26 Matsushita Electric Ind Co Ltd Semiconductor memory device
JP2004519864A (en) * 2000-08-24 2004-07-02 コバ・テクノロジーズ・インコーポレイテッド Single-transistor rare-earth manganite ferroelectric nonvolatile memory cell
WO2002071477A1 (en) 2001-03-02 2002-09-12 Cova Technologies Incorporated Single transistor rare earth manganite ferroelectric nonvolatile memory cell
US6714473B1 (en) * 2001-11-30 2004-03-30 Cypress Semiconductor Corp. Method and architecture for refreshing a 1T memory proportional to temperature
US6818553B1 (en) * 2002-05-15 2004-11-16 Taiwan Semiconductor Manufacturing Company, Ltd. Etching process for high-k gate dielectrics
US7066088B2 (en) * 2002-07-31 2006-06-27 Day International, Inc. Variable cut-off offset press system and method of operation
US6825517B2 (en) * 2002-08-28 2004-11-30 Cova Technologies, Inc. Ferroelectric transistor with enhanced data retention
US6660588B1 (en) 2002-09-16 2003-12-09 Advanced Micro Devices, Inc. High density floating gate flash memory and fabrication processes therefor
US6714435B1 (en) 2002-09-19 2004-03-30 Cova Technologies, Inc. Ferroelectric transistor for storing two data bits
US6888736B2 (en) 2002-09-19 2005-05-03 Cova Technologies, Inc. Ferroelectric transistor for storing two data bits
US7297602B2 (en) * 2003-09-09 2007-11-20 Sharp Laboratories Of America, Inc. Conductive metal oxide gate ferroelectric memory transistor
US7008833B2 (en) * 2004-01-12 2006-03-07 Sharp Laboratories Of America, Inc. In2O3thin film resistivity control by doping metal oxide insulator for MFMox device applications
US7378286B2 (en) * 2004-08-20 2008-05-27 Sharp Laboratories Of America, Inc. Semiconductive metal oxide thin film ferroelectric memory transistor
US7492635B2 (en) * 2005-01-06 2009-02-17 Samsung Electronics Co., Ltd. NOR-type hybrid multi-bit non-volatile memory device and method of operating the same
KR100682913B1 (en) * 2005-01-06 2007-02-15 삼성전자주식회사 Hybrid multi-bit non-volatile memory device and method of operating the same
KR100624463B1 (en) * 2005-03-12 2006-09-19 삼성전자주식회사 Nor-type hybrid multi-bit non-volatile memory device and method of operating the same
DE102009038709B4 (en) 2009-08-25 2017-05-11 Infineon Technologies Austria Ag Semiconductor device with dielectric layer stack
JP5888555B2 (en) * 2012-01-25 2016-03-22 エスアイアイ・セミコンダクタ株式会社 Nonvolatile semiconductor memory device
US8796751B2 (en) 2012-11-20 2014-08-05 Micron Technology, Inc. Transistors, memory cells and semiconductor constructions
CN105633169A (en) * 2016-03-04 2016-06-01 西安电子科技大学 Ferro-electric field effect transistor based on InAs material and preparation method of ferro-electric field effect transistor
CN109801977A (en) * 2019-01-28 2019-05-24 中国科学院微电子研究所 Memory
CN112349775B (en) * 2020-09-16 2022-12-02 清华大学 Ultra-steep sub-threshold swing device and preparation method thereof

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4888630A (en) * 1988-03-21 1989-12-19 Texas Instruments Incorporated Floating-gate transistor with a non-linear intergate dielectric
JP3264506B2 (en) * 1991-11-18 2002-03-11 ローム株式会社 Ferroelectric nonvolatile memory device
JPH05335590A (en) * 1992-05-29 1993-12-17 Rohm Co Ltd Semiconductor memory device
US5523964A (en) * 1994-04-07 1996-06-04 Symetrix Corporation Ferroelectric non-volatile memory unit
JPH06151762A (en) * 1992-11-13 1994-05-31 Ricoh Co Ltd Ferroelectric material and ferroelectric memory element formed thereof
US5640345A (en) * 1993-10-01 1997-06-17 Matsushita Electric Industrial Co., Ltd. Semiconductor memory device and fabrication process
US5511020A (en) * 1993-11-23 1996-04-23 Monolithic System Technology, Inc. Pseudo-nonvolatile memory incorporating data refresh operation

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040036111A1 (en) * 2002-03-26 2004-02-26 Matsushita Electric Industrial Co., Ltd. Semiconductor device and a fabrication method thereof
US7135736B2 (en) 2002-03-26 2006-11-14 Matsushita Electric Industrial Co., Ltd. Semiconductor device
GB2395065A (en) * 2002-10-30 2004-05-12 Toumaz Technology Ltd Floating gate transistors
GB2395065B (en) * 2002-10-30 2005-01-19 Toumaz Technology Ltd Floating gate transistors
US20060086969A1 (en) * 2002-10-30 2006-04-27 Tor Sverre Lande Floating gate transistors
US7193264B2 (en) 2002-10-30 2007-03-20 Toumaz Technology Limited Floating gate transistors
US20070090413A1 (en) * 2005-10-24 2007-04-26 Hynix Semiconductor Inc. Nonvolatile ferroelectric memory device and method thereof
US7352605B2 (en) * 2005-10-24 2008-04-01 Hynix Semiconductor Inc. Nonvolatile ferroelectric memory device and method thereof
US8228730B2 (en) 2010-08-31 2012-07-24 Micron Technology, Inc. Memory cell structures and methods
US8498156B2 (en) 2010-08-31 2013-07-30 Micron Technology, Inc. Memory cell structures and methods
US20130119340A1 (en) * 2011-11-15 2013-05-16 National Chiao Tung University Multi-bit resistive-switching memory cell and array
US8687432B2 (en) * 2011-11-15 2014-04-01 National Chiao Tung University Multi-bit resistive-switching memory cell and array
TWI485706B (en) * 2013-02-07 2015-05-21 Winbond Electronics Corp Resistive memory and memory cell thereof
CN105762178A (en) * 2016-03-04 2016-07-13 西安电子科技大学 Ferroelectric field effect transistor based on GeSn material, and preparation method for ferroelectric field effect transistor
US11557663B2 (en) * 2017-08-29 2023-01-17 International Business Machines Corporation Twin gate tunnel field-effect transistor (FET)

Also Published As

Publication number Publication date
KR100276850B1 (en) 2001-02-01
SG71152A1 (en) 2000-03-21
KR19990029298A (en) 1999-04-26
CN1147001C (en) 2004-04-21
US6069381A (en) 2000-05-30
TW425720B (en) 2001-03-11
CN1211827A (en) 1999-03-24
JP3287460B2 (en) 2002-06-04
JPH11135737A (en) 1999-05-21

Similar Documents

Publication Publication Date Title
US6069381A (en) Ferroelectric memory transistor with resistively coupled floating gate
US6067244A (en) Ferroelectric dynamic random access memory
US6950340B2 (en) Asymmetric band-gap engineered nonvolatile memory device
US5365094A (en) Semiconductor device including ferroelectric nonvolatile memory
US5877977A (en) Nonvolatile memory based on metal-ferroelectric-metal-insulator semiconductor structure
EP0982779B1 (en) Memory structure in ferroelectric nonvolatile memory and readout method therefor
US5065201A (en) Semiconductor memory device
US5812442A (en) Ferroelectric memory using leakage current and multi-numeration system ferroelectric memory
US4471471A (en) Non-volatile RAM device
JPH09508240A (en) Ferroelectric memory
JPH0745794A (en) Drive method for ferroelectric memory
KR100629543B1 (en) Memory cell arrangement
EP0055799A2 (en) Non-volatile dynamic random access memory cell
KR100716391B1 (en) Semiconductor memory device, method for driving the same and method for fabricating the same
US5373462A (en) Non-volatile storage cell of the metal - ferroelectric - semiconductor type
JP2003197785A (en) Floating gate field effect transistor
US6614066B2 (en) Ferroelectric transistor and memory cell configuration with the ferroelectric transistor
US6772992B1 (en) Memory cell structure integrated on semiconductor
JPH09307073A (en) Memory device
EP1168454A2 (en) Nonvolatile semiconductor memory
JPH0629549A (en) Field-effect transistor
Lim et al. SBT-based ferroelectric FET for nonvolatile non-destructive read out (NDRO) memory applications
Tran Beyond nanoscale DRAM and FLASH challenges and opportunities for research in emerging memory devices
KR100190068B1 (en) Circuit of non-volatile memory cell using ferroelectric gate capacitor
KR20010099811A (en) Nonvolatile memory

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910